













MSP430FG4619, MSP430FG4618, MSP430FG4617, MSP430FG4616 MSP430CG4619, MSP430CG4618, MSP430CG4617, MSP430CG4616

SLAS508K -APRIL 2006-REVISED MAY 2020

# MSP430FG461x, MSP430CG461x Mixed-Signal Microcontrollers

#### 1 Device Overview

#### 1.1 Features

Low supply-voltage range: 1.8 V to 3.6 V

Ultra-low power consumption

- Active mode: 400 µA at 1 MHz, 2.2 V

- Standby mode: 1.3 μA

- Off mode (RAM retention): 0.22 µA

· Five power-saving modes

Wakeup from standby mode in less than 6 μs

• 16-bit RISC architecture, extended memory, 125-ns instruction cycle time

Three-channel internal DMA

 12-bit analog-to-digital converter (ADC) with internal reference, sample-and-hold and autoscan feature

· Three configurable operational amplifiers

Dual 12-bit digital-to-analog converters (DACs) with synchronization

16-bit Timer\_A with three capture/compare registers

 16-bit Timer\_B with seven capture/compare-withshadow registers

On-chip comparator

 Supply voltage supervisor and monitor with programmable level detection

 Serial communication interface (USART1), select asynchronous UART or synchronous SPI by software

#### Universal serial communication interface

- Enhanced UART supports automatic baud-rate detection
- IrDA encoder and decoder
- Synchronous SPI
- $1^2C$
- Serial onboard programming, programmable code protection by security fuse
- · Brownout detector
- Basic timer with real-time clock (RTC) feature
- Integrated LCD driver up to 160 segments with regulated charge pump
- Device Comparison summarizes the available family members
  - MSP430FG4616, MSP430FG4616,
     92KB+256B of flash or ROM,
     4KB of RAM
  - MSP430FG4617, MSP430CG4617, 92KB+256B of flash or ROM, 8KB of RAM
  - MSP430FG4618, MSP430CG4618, 116KB+256B of flash or ROM, 8KB of RAM
  - MSP430FG4619, MSP430CG4619, 120KB+256B of flash or ROM, 4KB of RAM

#### 1.2 Applications

Portable medical applications

E-meter applications

#### 1.3 Description

The TI MSP430™ family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows the device to wake up from low-power modes to active mode in less than 6 µs.

The MSP430xG461x series are microcontroller configurations with two 16-bit timers, a high-performance 12-bit ADC, dual 12-bit DACs, three configurable operational amplifiers, one universal serial communication interface (USCI), one universal synchronous/asynchronous communication interface (USART), DMA, 80 I/O pins, and a segment liquid crystal display (LCD) driver with regulated charge pump.

For complete module descriptions, see the MSP430x4xx Family User's Guide.



#### Device Information<sup>(1)</sup>

| PART NUMBER                     | PACKAGE                     | BODY SIZE (2) |
|---------------------------------|-----------------------------|---------------|
| MSP430FG4619IPZ                 | LQFP (100)                  | 14 mm × 14 mm |
| MSP430FG4619IZCA                | nFBGA (113)                 | 7 mm × 7 mm   |
| MSP430FG4619IZQW <sup>(3)</sup> | MicroStar Junior™ BGA (113) | 7 mm × 7 mm   |

- (1) For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com.
- (2) The sizes shown here are approximations. For the package dimensions with tolerances, see the *Mechanical Data* in Section 8.
- (3) All orderable part numbers in the ZQW (MicroStar Junior BGA) package have been changed to a status of Last Time Buy. Visit the Product life cycle page for details on this status.

#### 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram.



Figure 1-1. Functional Block Diagram



# **Table of Contents**

| 1 | Devi | ce Overview                                                       | <u>1</u>   |   | 5.30 | 12-Bit ADC, Timing Parameters                                                         | . 37        |
|---|------|-------------------------------------------------------------------|------------|---|------|---------------------------------------------------------------------------------------|-------------|
|   | 1.1  | Features                                                          | . <u>1</u> |   | 5.31 | 12-Bit ADC, Linearity Parameters                                                      | . 37        |
|   | 1.2  | Applications                                                      | . <u>1</u> |   | 5.32 | 12-Bit ADC, Temperature Sensor and Built-In $V_{\mbox{\scriptsize MID}}$              |             |
|   | 1.3  | Description                                                       | . 1        |   |      |                                                                                       | . 38        |
|   | 1.4  | Functional Block Diagram                                          | . 2        |   | 5.33 | 12-Bit DAC, Supply Specifications                                                     | . 38        |
| 2 | Revi | sion History                                                      | _          |   | 5.34 | 12-Bit DAC, Linearity Specifications                                                  | · <u>39</u> |
| 3 |      | ce Comparison                                                     | _          |   | 5.35 | 12-Bit DAC, Output Specifications                                                     | <u>41</u>   |
| 4 |      | inal Configuration and Functions                                  | _          |   | 5.36 | 12-Bit DAC, Reference Input Specifications                                            | . <u>41</u> |
|   | 4.1  | Pin Diagrams                                                      | _          |   | 5.37 | 12-Bit DAC, Dynamic Specifications                                                    | . 42        |
|   | 4.2  | Signal Descriptions                                               | _          |   | 5.38 | 12-Bit DAC, Dynamic Specifications Continued                                          | <u>43</u>   |
| 5 | Spec | sifications                                                       | _          |   | 5.39 | Operational Amplifier OA, Supply Specifications                                       | . 44        |
|   | 5.1  | Absolute Maximum Ratings                                          |            |   | 5.40 | Operational Amplifier OA, Input/Output                                                |             |
|   | 5.2  | ESD Ratings                                                       |            |   |      | Specifications                                                                        | _           |
|   | 5.3  | Recommended Operating Conditions                                  |            |   | 5.41 | Operational Amplifier OA, Dynamic Specifications .                                    |             |
|   | 5.4  | Supply Current Into AV <sub>CC</sub> + DV <sub>CC</sub> Excluding |            |   | 5.42 | Operational Amplifier OA, Typical Characteristics                                     | • <u>45</u> |
|   | 5.5  | External Current                                                  |            |   | 5.43 | Operational Amplifier OA Feedback Network,<br>Noninverting Amplifier Mode (OAFCx = 4) | . <u>46</u> |
|   | 5.6  | Schmitt-Trigger Inputs – Ports P1 to P10, RST/NMI,                | 17         |   | 5.44 |                                                                                       |             |
|   | 5.0  | JTAG (TCK, TMS, TDI/TCLK,TDO/TDI)                                 | 18         |   |      | Inverting Amplifier Mode (OAFCx = 6)                                                  |             |
|   | 5.7  | Inputs Px.x, TAx, TBX                                             | _          |   | 5.45 | Flash Memory (FG461x Devices Only)                                                    |             |
|   | 5.8  | Leakage Current – Ports P1 to P10                                 | _          |   | 5.46 | JTAG Interface                                                                        |             |
|   | 5.9  | Outputs – Ports P1 to P10                                         |            | _ | 5.47 | JTAG Fuse                                                                             |             |
|   | 5.10 | Output Frequency                                                  |            | 6 |      | iled Description                                                                      |             |
|   | 5.11 | Typical Characteristics – Outputs                                 |            |   | 6.1  | CPU                                                                                   |             |
|   | 5.12 | Wake-up Timing From LPM3                                          |            |   | 6.2  | Instruction Set                                                                       |             |
|   | 5.13 | RAM                                                               |            |   | 6.3  | Operating Modes                                                                       |             |
|   | 5.14 | LCD_A                                                             |            |   | 6.4  | Interrupt Vector Addresses                                                            |             |
|   | 5.15 | Comparator_A                                                      |            |   | 6.5  | Special Function Registers (SFRs)                                                     |             |
|   | 5.16 | Typical Characteristics – Comparator_A                            | _          |   | 6.6  | Memory Organization                                                                   |             |
|   | 5.17 | POR, BOR                                                          |            |   | 6.7  | Bootstrap Loader (BSL)                                                                |             |
|   | 5.18 | SVS (Supply Voltage Supervisor and Monitor)                       |            |   | 6.8  | Flash Memory                                                                          |             |
|   | 5.19 | DCO                                                               |            |   | 6.9  | Peripherals                                                                           |             |
|   | 5.20 | Crystal Oscillator, LFXT1 Oscillator                              |            |   | 6.10 | Input/Output Schematics                                                               |             |
|   | 5.21 | Crystal Oscillator, XT2 Oscillator                                |            | 7 | Devi | ce and Documentation Support                                                          |             |
|   | 5.22 | USCI (UART Mode)                                                  |            |   | 7.1  | Device Support                                                                        |             |
|   | 5.23 | USCI (SPI Master Mode)                                            |            |   | 7.2  | Documentation Support                                                                 | 103         |
|   |      | USCI (SPI Slave Mode)                                             |            |   | 7.3  | Related Links                                                                         | 103         |
|   | 5.24 | ,                                                                 | _          |   | 7.4  | Community Resources                                                                   | 104         |
|   | 5.25 | USCI (I <sup>2</sup> C Mode)                                      |            |   | 7.5  | Trademarks                                                                            | 104         |
|   | 5.26 | USART1                                                            | <u>33</u>  |   | 7.6  | Electrostatic Discharge Caution                                                       | 104         |
|   | 5.27 | Conditions                                                        | 34         |   | 7.7  | Export Control Notice                                                                 | 104         |
|   | 5.28 | 12-Bit ADC, External Reference                                    | _          |   | 7.8  | Glossary                                                                              | 104         |
|   | 5.29 | 12-Bit ADC, Built-In Reference                                    | _          | 8 |      | nanical, Packaging, and Orderable                                                     |             |
|   | 0.20 | 12 St. 780, Built in Noisionolium                                 | 30         |   |      | mation                                                                                | 105         |





www.ti.com

## 2 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Chan | ges from June 20, 2015 to May 4, 2020                               | Page |
|------|---------------------------------------------------------------------|------|
| •    | Throughout the document, added the ZCA package                      | 1    |
|      | Changed the status of all orderable part numbers in the ZQW package |      |



www.ti.com

# 3 Device Comparison

Table 3-1 summarizes the available family members.

# Table 3-1. Device Comparison<sup>(1)(2)</sup>

| DEVICE       | FLASH<br>(KB) | ROM<br>(KB) | RAM<br>(KB) | EEM | Timer_A | Timer_B | ADC12<br>(Channels) | OP AMP | DAC12<br>(Channels) | COMP_A<br>(Channels) | USART | USCI   | I/O | PACKAGE                          |
|--------------|---------------|-------------|-------------|-----|---------|---------|---------------------|--------|---------------------|----------------------|-------|--------|-----|----------------------------------|
| MSP430FG4619 | 120           | _           | 4           | 1   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZCA 113<br>ZQW 113     |
| MSP430FG4618 | 116           | _           | 8           | 1   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZCA 113<br>ZQW 113     |
| MSP430FG4617 | 92            | -           | 8           | 1   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZCA 113<br>ZQW 113     |
| MSP430FG4616 | 92            | -           | 4           | 1   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZCA 113<br>ZQW 113     |
| MSP430CG4619 | -             | 120         | 4           | -   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZQW 113 <sup>(3)</sup> |
| MSP430CG4618 | -             | 116         | 8           | -   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZQW 113 <sup>(3)</sup> |
| MSP430CG4617 | -             | 92          | 8           | -   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZQW 113 <sup>(3)</sup> |
| MSP430CG4616 | _             | 92          | 4           | _   | TA3     | TB7     | 12                  | 3      | 2                   | 2                    | 1     | A0, B0 | 80  | PZ 100<br>ZQW 113 <sup>(3)</sup> |

<sup>(1)</sup> For the most current device, package, and ordering information for all available devices, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

<sup>(3)</sup> All orderable part numbers in the ZQW (MicroStar Junior BGA) package have been changed to a status of Last Time Buy. Visit the Product life cycle page for details on this status.



## 4 Terminal Configuration and Functions

## 4.1 Pin Diagrams

Figure 4-1 shows the pinout for the 100-pin PZ package.



Figure 4-1. 100-Pin PZ Package (Top View)

www.ti.com

Figure 4-2 shows the pinout for the 113-pin ZCA and ZQW packages. This figure shows only the default pin assignments; for all pin assignments, see Table 4-1.

| А | DV <sub>cc1</sub> | AV <sub>cc</sub>   | AV <sub>ss</sub>  | P6.0             | TCK   | TDO   | P1.0   | P1.3 | P1.6 | P2.0 | P2.3   | N/A               |
|---|-------------------|--------------------|-------------------|------------------|-------|-------|--------|------|------|------|--------|-------------------|
| В | P6.3              | P6.4               | DV <sub>SS1</sub> | P6.2             | RST   | XT2IN | XT2OUT | P1.4 | P1.5 | P1.7 | N/A    | P2.4              |
| С | P6.6              | P6.5               | P6.7              |                  |       |       |        |      |      |      | P2.5   | P2.6              |
| D | XIN               | V <sub>REF+</sub>  |                   | N/A              | P6.1  | TDI   | P1.2   | P2.1 | N/A  |      | P3.0   | P3.1              |
| Е | XOUT              | Ve <sub>REF+</sub> |                   | V <sub>REF</sub> | P10.7 | TMS   | P1.1   | P2.2 | P2.7 |      | P3.3   | P3.4              |
| F | P5.1              | P5.0               |                   | P10.4            | P10.1 |       |        | N/A  | P3.2 |      | P3.6   | P3.7              |
| G | P10.6             | P10.5              |                   | P9.6             | P8.4  |       |        | N/A  | P3.5 |      | P4.1   | DV <sub>SS2</sub> |
| Н | P10.3             | P10.2              |                   | P8.7             | P8.1  | P7.3  | P4.4   | N/A  | P4.0 |      | LCDCAP | DV <sub>CC2</sub> |
| J | P10.0             | P9.7               |                   | N/A              | P8.0  | P7.5  | P4.7   | P5.3 | N/A  |      | P5.7   | P5.6              |
| K | P9.5              | P9.2               |                   |                  |       |       |        |      |      |      | P5.5   | P5.4              |
| L | P9.4              | N/A                | P9.1              | P8.6             | P8.3  | P7.6  | P7.2   | P7.0 | P4.5 | COM0 | N/A    | P5.2              |
| M | N/A               | P9.3               | P9.0              | P8.5             | P8.2  | P7.7  | P7.4   | P7.1 | P4.6 | P4.3 | P4.2   | N/A               |
|   | 1                 | 2                  | 3                 | 4                | 5     | 6     | 7      | 8    | 9    | 10   | 11     | 12                |

N/A = Not Assigned. All unassigned ball locations on the ZCA or ZQW package should be electrically tied to the ground supply. The shortest ground return path to the device should be established to ball location B3, DV<sub>SS1</sub>.

Figure 4-2. 113-Pin ZCA and ZQW Packages (Top View)



#### 4.2 Signal Descriptions

Table 4-1 describes the signals for all device variants and package options.

**Table 4-1. Signal Descriptions** 

|                     | DI | N NO        |     | Table 4-1. Signal Descriptions                                                      |  |  |  |  |
|---------------------|----|-------------|-----|-------------------------------------------------------------------------------------|--|--|--|--|
| SIGNAL NAME         | PI | N NO.       | 1/0 | DESCRIPTION                                                                         |  |  |  |  |
| OIONAL NAME         | PZ | ZCA,<br>ZQW | "   | 2230Mi How                                                                          |  |  |  |  |
| DV <sub>CC1</sub>   | 1  | A1          |     | Digital supply voltage, positive terminal                                           |  |  |  |  |
| P6.3                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| A3                  | 2  | B1          | I/O | Analog input A3 for 12-bit ADC                                                      |  |  |  |  |
| OA1O                |    |             |     | OA1 output                                                                          |  |  |  |  |
| P6.4                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| A4                  | 3  | B2          | I/O | Analog input A4 for 12-bit ADC                                                      |  |  |  |  |
| OA1I0               |    |             |     | OA1 input multiplexer on + terminal and – terminal                                  |  |  |  |  |
| P6.5                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| A5                  | 4  | C2          | I/O | Analog input A5 for 12-bit ADC                                                      |  |  |  |  |
| OA2O                |    |             |     | OA2 output                                                                          |  |  |  |  |
| P6.6                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| A6                  | _  | 0.4         |     | Analog input A6 for 12-bit ADC                                                      |  |  |  |  |
| DAC0                | 5  | C1          | I/O | DAC12.0 output                                                                      |  |  |  |  |
| OA2I0               |    |             |     | OA2 input multiplexer on + terminal and – terminal                                  |  |  |  |  |
| P6.7                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| A7                  |    | 00          |     | Analog input A7 for 12-bit ADC                                                      |  |  |  |  |
| DAC1                | 6  | C3          | I/O | DAC12.1 output                                                                      |  |  |  |  |
| SVSIN               |    |             |     | Analog input to brownout, supply voltage supervisor                                 |  |  |  |  |
| V <sub>REF+</sub>   | 7  | D2          | 0   | Output of positive terminal of the reference voltage in the ADC                     |  |  |  |  |
| XIN                 | 8  | D1          | I   | Input port for crystal oscillator XT1. Standard or watch crystals can be connected. |  |  |  |  |
| XOUT                | 9  | E1          | 0   | Output terminal of crystal oscillator XT1                                           |  |  |  |  |
| Ve <sub>REF+</sub>  | 10 | E2          | I/O | Input for an external reference voltage to the ADC                                  |  |  |  |  |
| DAC0                | 10 | EZ          | 1/0 | DAC12.0 output                                                                      |  |  |  |  |
| $V_{REF}$           | 11 | E4          | ı   | Internal reference voltage, negative terminal for the ADC reference voltage         |  |  |  |  |
| Ve <sub>REF</sub> _ | 11 | C4          | ı   | External applied reference voltage, negative terminal for the ADC reference voltage |  |  |  |  |
| P5.1                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| S0 <sup>(1)</sup>   | 12 | F1          | I/O | LCD segment output 0                                                                |  |  |  |  |
| A12                 | 12 | ГІ          | 1/0 | Analog input A12 for 12-bit ADC                                                     |  |  |  |  |
| DAC1                |    |             |     | DAC12.1 output                                                                      |  |  |  |  |
| P5.0                |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| S1 <sup>(1)</sup>   | 13 | F2          | I/O | LCD segment output 1                                                                |  |  |  |  |
| A13                 | 13 | 1 2         | 1/0 | Analog input A13 for 12-bit ADC                                                     |  |  |  |  |
| OA1I1               |    |             |     | OA1 input multiplexer on + terminal and - terminal                                  |  |  |  |  |
| P10.7               |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| S2 <sup>(1)</sup>   | 14 | E5          | I/O | LCD segment output 2                                                                |  |  |  |  |
| A14                 | '- | LJ          | 1,0 | Analog input A14 for 12-bit ADC                                                     |  |  |  |  |
| OA2I1               |    |             |     | OA2 input multiplexer on + terminal and - terminal                                  |  |  |  |  |
| P10.6               |    |             |     | General-purpose digital I/O                                                         |  |  |  |  |
| S3 <sup>(1)</sup>   | 15 | G1          | I/O | LCD segment output 3                                                                |  |  |  |  |
| A15                 |    |             |     | Analog input A15 to 12-bit ADC                                                      |  |  |  |  |

<sup>(1)</sup> Segments S0 through S3 are disabled when the LCD charge pump feature is enabled (LCDCPEN = 1) and, therefore, cannot be used together with the LCD charge pump. On the MSP430xG461x devices only, S0 through S3 are also disabled if VLCDEXT = 1. This setting is typically used to apply an external LCD voltage supply to the LCDCAP terminal. For these devices, set LCDCPEN = 0, VLCDEXT = 0, and VLCDx > 0 to enable an external LCD voltage supply to be applied to the LCDCAP terminal.



|             | PIN NO. |             |      |                                                   |  |  |
|-------------|---------|-------------|------|---------------------------------------------------|--|--|
| SIGNAL NAME | PZ      | ZCA,<br>ZQW | 1/0  | DESCRIPTION                                       |  |  |
| P10.5       | 16      | G2          | I/O  | General-purpose digital I/O                       |  |  |
| S4          |         |             | ., 0 | LCD segment output 4                              |  |  |
| P10.4       | 17      | F4          | I/O  | General-purpose digital I/O                       |  |  |
| S5          |         |             | ,, - | LCD segment output 5                              |  |  |
| P10.3       | 18      | H1          | I/O  | General-purpose digital I/O                       |  |  |
| S6          |         |             |      | LCD segment output 6                              |  |  |
| P10.2       | 19      | H2          | I/O  | General-purpose digital I/O                       |  |  |
| S7          |         |             |      | LCD segment output 7                              |  |  |
| P10.1       | 20      | F5          | I/O  | General-purpose digital I/O                       |  |  |
| S8          |         |             |      | LCD segment output 8                              |  |  |
| P10.0       | 21      | J1          | I/O  | General-purpose digital I/O                       |  |  |
| S9          |         |             |      | LCD segment output 9                              |  |  |
| P9.7        | 22      | J2          | I/O  | General-purpose digital I/O                       |  |  |
| S10         |         |             |      | LCD segment output 10                             |  |  |
| P9.6        | 23      | G4          | I/O  | General-purpose digital I/O                       |  |  |
| S11         |         |             |      | LCD segment output 11                             |  |  |
| P9.5<br>S12 | 24      | K1          | I/O  | General-purpose digital I/O                       |  |  |
| P9.4        |         |             |      | LCD segment output 12                             |  |  |
| S13         | 25      | L1          | I/O  | General-purpose digital I/O                       |  |  |
| P9.3        |         |             |      | LCD segment output 13 General-purpose digital I/O |  |  |
| S14         | 26      | M2          | I/O  | LCD segment output 14                             |  |  |
| P9.2        |         |             |      | General-purpose digital I/O                       |  |  |
| S15         | 27      | K2          | I/O  | LCD segment output 15                             |  |  |
| P9.1        |         |             |      | General-purpose digital I/O                       |  |  |
| S16         | 28      | L3          | I/O  | LCD segment output 16                             |  |  |
| P9.0        |         |             |      | General-purpose digital I/O                       |  |  |
| S17         | 29      | МЗ          | I/O  | LCD segment output 17                             |  |  |
| P8.7        |         |             |      | General-purpose digital I/O                       |  |  |
| S18         | 30      | H4          | I/O  | LCD segment output 18                             |  |  |
| P8.6        |         |             |      | General-purpose digital I/O                       |  |  |
| S19         | 31      | L4          | I/O  | LCD segment output 19                             |  |  |
| P8.5        |         |             |      | General-purpose digital I/O                       |  |  |
| S20         | 32      | M4          | I/O  | LCD segment output 20                             |  |  |
| P8.4        | 00      | 0.5         | 1/0  | General-purpose digital I/O                       |  |  |
| S21         | 33      | G5          | I/O  | LCD segment output 21                             |  |  |
| P8.3        | 2.4     | 1.5         | 1/0  | General-purpose digital I/O                       |  |  |
| S22         | 34      | L5          | I/O  | LCD segment output 22                             |  |  |
| P8.2        | 35      | M5          | I/O  | General-purpose digital I/O                       |  |  |
| S23         | 33      | IVIO        | 1/0  | LCD segment output 23                             |  |  |
| P8.1        | 36      | H5          | I/O  | General-purpose digital I/O                       |  |  |
| S24         | 30      | i iö        | 1,0  | LCD segment output 24                             |  |  |
| P8.0        | 37      | J5          | I/O  | General-purpose digital I/O                       |  |  |
| S25         | 31      | JJ          | 1/0  | LCD segment output 25                             |  |  |
| P7.7        | 38      | M6          | I/O  | General-purpose digital I/O                       |  |  |
| S26         | 50      | 1410        | ,, 0 | LCD segment output 26                             |  |  |

MSP430CG4618 MSP430CG4617 MSP430CG4616



|             | PI | N NO.       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIGNAL NAME | PZ | ZCA,<br>ZQW | 1/0  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P7.6        | 39 | L6          | I/O  | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S27         |    |             | ., 0 | LCD segment output 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P7.5        | 40 | J6          | I/O  | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S28         | 70 | 00          | ., 0 | LCD segment output 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P7.4        | 41 | M7          | I/O  | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S29         |    | 1417        | ., 0 | LCD segment output 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P7.3        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0CLK     | 42 | H6          | I/O  | External clock input – USCI_A0 in UART or SPI mode, Clock output – USCI_A0 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| S30         |    |             |      | LCD segment 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P7.2        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0SOMI    | 43 | L7          | I/O  | Slave out/master in of USCI_A0 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| S31         |    |             |      | LCD segment output 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P7.1        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0SIMO    | 44 | M8          | I/O  | Slave in/master out of USCI_A0 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| S32         |    |             |      | LCD segment output 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P7.0        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0STE     | 45 | L8          | I/O  | Slave transmit enable – USCI_A0 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S33         |    |             |      | LCD segment output 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.7        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0RXD     | 46 | J7          | I/O  | Receive data in – USCI_A0 in UART or IrDA mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| S34         |    |             |      | LCD segment output 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.6        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCA0TXD     | 47 | M9          | I/O  | Transmit data out – USCI_A0 in UART or IrDA mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| S35         |    |             |      | LCD segment output 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.5        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| UCLK1       | 48 | L9          | I/O  | External clock input – USART1 in UART or SPI mode,<br>Clock output – USART1 in SPI MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| S36         |    |             |      | LCD segment output 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.4        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SOMI1       | 49 | H7          | I/O  | Slave out/master in of USART1 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| S37         |    |             |      | LCD segment output 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.3        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SIMO1       | 50 | M10         | I/O  | Slave in/master out of USART1 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| S38         |    |             |      | LCD segment output 38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P4.2        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| STE1        | 51 | M11         | I/O  | Slave transmit enable – USART1 in SPI mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| S39         |    |             |      | LCD segment output 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| COM0        | 52 | L10         | 0    | Common output, COM0 for LCD backplanes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P5.2        |    | 1.45        | 1/2  | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| COM1        | 53 | L12         | I/O  | Common output, COM1 for LCD backplanes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P5.3        |    |             | .,-  | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| COM2        | 54 | J8          | I/O  | Common output, COM2 for LCD backplanes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P5.4        |    |             |      | General-purpose digital I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| COM3        | 55 | K12         | I/O  | Common output, COM3 for LCD backplanes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             | l  |             |      | and the second control of the second control |



|                   | PIN NO. |             |      |                                                                                           |  |  |  |
|-------------------|---------|-------------|------|-------------------------------------------------------------------------------------------|--|--|--|
| SIGNAL NAME       | PZ      | ZCA,<br>ZQW | 1/0  | DESCRIPTION                                                                               |  |  |  |
| P5.5              | 56      | K11         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| R03               |         |             | , -  | Input port of lowest analog LCD level (V5)                                                |  |  |  |
| P5.6              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| LCDREF            | 57      | J12         | I/O  | External reference voltage input for regulated LCD voltage                                |  |  |  |
| R13               |         |             |      | Input port of third most positive analog LCD level (V4 or V3)                             |  |  |  |
| P5.7              | 58      | J11         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| R23               |         | 011         | ., 0 | Input port of second most positive analog LCD level (V2)                                  |  |  |  |
| LCDCAP            | 59      | H11         | 1    | LCD capacitor connection                                                                  |  |  |  |
| R33               |         |             | •    | Input/output port of most positive analog LCD level (V1)                                  |  |  |  |
| DV <sub>CC2</sub> | 60      | H12         |      | Digital supply voltage, positive terminal                                                 |  |  |  |
| DV <sub>SS2</sub> | 61      | G12         |      | Digital supply voltage, negative terminal                                                 |  |  |  |
| P4.1              | 62      | G11         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| URXD1             | 02      | 011         | 1/0  | Receive data in – USART1 in UART mode                                                     |  |  |  |
| P4.0              | 63      | H9          | I/O  | General-purpose digital I/O                                                               |  |  |  |
| UTXD1             | 3       | 119         | 1/0  | Transmit data out – USART1 in UART mode                                                   |  |  |  |
| P3.7              | 64      | F12         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| TB6               | 04      | FIZ         | 1/0  | Timer_B7 CCR6. Capture: CCI6A/CCI6B input, compare: Out6 output                           |  |  |  |
| P3.6              | 65      | F11         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| TB5               | 65      | ГП          | 1/0  | Timer_B7 CCR5. Capture: CCI5A/CCI5B input, compare: Out5 output                           |  |  |  |
| P3.5              | 6       | 2           | I/O  | General-purpose digital I/O                                                               |  |  |  |
| TB4               | 66      | G9          | 1/0  | Timer_B7 CCR4. Capture: CCI4A/CCI4B input, compare: Out4 output                           |  |  |  |
| P3.4              | 67      | E40         | I/O  | General-purpose digital I/O                                                               |  |  |  |
| TB3               | 67      | E12         | 1/0  | Timer_B7 CCR3. Capture: CCl3A/CCl3B input, compare: Out3 output                           |  |  |  |
| P3.3              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCB0CLK           | 68      | E11         | I/O  | External clock input – USCI_B0 in UART or SPI mode,<br>Clock output – USCI_B0 in SPI mode |  |  |  |
| P3.2              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCB0SOMI          | 69      | F9          | I/O  | Slave out/master in of USCI_B0 in SPI mode                                                |  |  |  |
| UCB0SCL           |         |             |      | I <sup>2</sup> C clock – USCI_B0 in I <sup>2</sup> C mode                                 |  |  |  |
| P3.1              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCB0SIMO          | 70      | D12         | I/O  | Slave in/master out of USCI_B0 in SPI mode                                                |  |  |  |
| UCB0SDA           |         |             |      | I <sup>2</sup> C data – USCI_B0 in I <sup>2</sup> C mode                                  |  |  |  |
| P3.0              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCB0STE           | 71      | D11         | I/O  | Slave transmit enable – USCI_B0 in SPI mode                                               |  |  |  |
| P2.7              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| ADC12CLK          | 72      | E9          | I/O  | Conversion clock for 12-bit ADC                                                           |  |  |  |
| DMAE0             |         |             |      | DMA channel 0 external trigger                                                            |  |  |  |
| P2.6              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| CAOUT             | 73      | C12         | I/O  | Comparator_A output                                                                       |  |  |  |
| P2.5              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCAORXD           | 74      | C11         | I/O  | Receive data in – USCI A0 in UART or IrDA mode                                            |  |  |  |
| P2.4              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| UCA0TXD           | 75      | B12         | I/O  | Transmit data out – USCI_A0 in UART or IrDA mode                                          |  |  |  |
| P2.3              |         |             |      | General-purpose digital I/O                                                               |  |  |  |
| TB2               | 76      | A11         | I/O  | Timer_B7 CCR2. Capture: CCI2A/CCI2B input, compare: Out2 output                           |  |  |  |
| וטב               |         |             |      | Timer_b/ Conz. Capture. Corz//Corzb input, compare. Outz output                           |  |  |  |



|             | PI  | N NO. |     |                                                                                     |
|-------------|-----|-------|-----|-------------------------------------------------------------------------------------|
| SIGNAL NAME | PZ  | ZCA,  | 1/0 | DESCRIPTION                                                                         |
|             | 12  | ZQW   |     |                                                                                     |
| P2.2        | 77  | E8    | I/O | General-purpose digital I/O                                                         |
| TB1         |     |       |     | Timer_B7 CCR1. Capture: CCI1A/CCI1B input, compare: Out1 output                     |
| P2.1        | 78  | D8    | I/O | General-purpose digital I/O                                                         |
| TB0         |     |       |     | Timer_B7 CCR0. Capture: CCI0A/CCI0B input, compare: Out0 output                     |
| P2.0        | 79  | A10   | I/O | General-purpose digital I/O                                                         |
| TA2         |     |       |     | Timer_A Capture: CCI2A input, compare: Out2 output                                  |
| P1.7        | 80  | B10   | I/O | General-purpose digital I/O                                                         |
| CA1         |     |       |     | Comparator_A input                                                                  |
| P1.6        | 81  | A9    | I/O | General-purpose digital I/O                                                         |
| CA0         |     |       |     | Comparator_A input                                                                  |
| P1.5        |     |       |     | General-purpose digital I/O                                                         |
| TACLK       | 82  | В9    | I/O | Timer_A, clock signal TACLK input                                                   |
| ACLK        |     |       |     | ACLK output (divided by 1, 2, 4, or 8)                                              |
| P1.4        |     |       |     | General-purpose digital I/O                                                         |
| TBCLK       | 83  | B8    | I/O | Input clock TBCLK – Timer_B7                                                        |
| SMCLK       |     |       |     | Submain system clock SMCLK output                                                   |
| P1.3        |     |       |     | General-purpose digital I/O                                                         |
| TBOUTH      | 84  | A8    | I/O | Switch all PWM digital output ports to high impedance – Timer_B7 TB0 to TB6         |
| SVSOUT      |     |       |     | SVS: output of SVS comparator                                                       |
| P1.2        | 0.5 | 1     |     | General-purpose digital I/O                                                         |
| TA1         | 85  | D7    | I/O | Timer_A, Capture: CCI1A input, compare: Out1 output                                 |
| P1.1        |     |       |     | General-purpose digital I/O                                                         |
| TA0         | 86  | E7    | I/O | Timer_A. Capture: CCI0B input. Note: TA0 is only an input on this pin. BSL receive. |
| MCLK        |     |       |     | MCLK output                                                                         |
| P1.0        |     |       |     | General-purpose digital I/O                                                         |
| TA0         | 87  | A7    | I/O | Timer_A. Capture: CCI0A input, compare: Out0 output. BSL transmit.                  |
| XT2OUT      | 88  | B7    | 0   | Output terminal of crystal oscillator XT2                                           |
| XT2IN       | 89  | В6    | ı   | Input port for crystal oscillator XT2. Only standard crystals can be connected.     |
| TDO         |     |       | -   | Test data output port. TDO/TDI data output.                                         |
| TDI         | 90  | A6    | I/O | Programming data input terminal                                                     |
| TDI         |     |       |     | Test data input                                                                     |
| TCLK        | 91  | D6    | I   | Test clock input. The device protection fuse is connected to TDI/TCLK.              |
| TMS         | 92  | E6    | ı   | Test mode select. TMS is used as an input port for device programming and test.     |
|             |     |       | i   |                                                                                     |
| TCK<br>RST  | 93  | A5    | ı   | Test clock. TCK is the clock input port for device programming and test.            |
| NMI         | 94  | B5    | I   | Reset input  Nonmaskable interrupt input port                                       |
|             |     |       |     |                                                                                     |
| P6.0        | 0.5 | ۸.4   | 1/0 | General-purpose digital I/O                                                         |
| A0          | 95  | A4    | I/O | Analog input A0 for 12-bit ADC                                                      |
| OA010       |     |       |     | OA0 input multiplexer on + terminal and – terminal                                  |
| P6.1        | 25  |       |     | General-purpose digital I/O                                                         |
| A1          | 96  | D5    | I/O | Analog input A1 for 12-bit ADC                                                      |
| OA0O        |     |       |     | OA0 output                                                                          |
| P6.2        |     | _     |     | General-purpose digital I/O                                                         |
| A2          | 97  | B4    | I/O | Analog input A2 for 12-bit ADC                                                      |
| OA0I1       |     |       |     | OA0 input multiplexer on + terminal and – terminal                                  |



|                   | P   | IN NO.                                                                   |     |                                                                                                                                                                                                                          |
|-------------------|-----|--------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIGNAL NAME       | PZ  | ZCA,<br>ZQW                                                              | I/O | DESCRIPTION                                                                                                                                                                                                              |
| AVSS              | 98  | А3                                                                       |     | Analog supply voltage, negative terminal. Supplies SVS, brownout, oscillator, Comparator_A, port 1                                                                                                                       |
| DV <sub>SS1</sub> | 99  | В3                                                                       |     | Digital supply voltage, negative terminal                                                                                                                                                                                |
| AV <sub>CC</sub>  | 100 | A2                                                                       |     | Analog supply voltage, positive terminal. Supplies SVS, brownout, oscillator, Comparator_A, port 1. Do not power up before powering DV <sub>CC1</sub> and DV <sub>CC2</sub> .                                            |
| Not Assigned      | _   | A12,<br>B11, D4,<br>D9, F8,<br>G8, H8,<br>J4, J9,<br>L2, L11,<br>M1, M12 | _   | All unassigned ball locations on the ZCA and ZQW packages should be electrically tied to the ground supply. The shortest ground return path to the device should be established to ball location B3, DV <sub>SS1</sub> . |



## 5 Specifications

# 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                       |                     | MIN         | MAX            | UNIT |
|-------------------------------------------------------|---------------------|-------------|----------------|------|
| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> |                     | -0.3        | 4.1            | V    |
| Voltage applied to any pin <sup>(2)</sup>             |                     | -0.3        | $V_{CC} + 0.3$ | V    |
| Diode current at any device terminal                  |                     |             | ±2             | mA   |
| Character to the control of T                         | Unprogrammed device | <b>-</b> 55 | 105            | 00   |
| Storage temperature, T <sub>stg</sub>                 | Programmed device   | -40         | 85             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| \/                 | Clastractatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

#### 5.3 Recommended Operating Conditions

Typical values are specified at V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C (unless otherwise noted)

|                                |                                                                            |                                                                                                     |                                    | MIN  | NOM    | MAX  | UNIT  |  |
|--------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------|------|--------|------|-------|--|
|                                |                                                                            | During program execution <sup>(1)</sup> (AV <sub>CC</sub> = DV <sub>CC1/2</sub> = V <sub>CC</sub> ) |                                    | 1.8  |        | 3.6  | 3.6   |  |
| V <sub>CC</sub> Supply voltage | During flash memory programming $(AV_{CC} = DV_{CC1/2} = V_{CC})^{(1)}$    | (FG461x)                                                                                            | 2.7                                |      | 3.6    | V    |       |  |
|                                |                                                                            | During program execution, SVS ena $(AV_{CC} = DV_{CC1/2} = V_{CC})^{(2)}$                           | abled and PORON = 1 <sup>(1)</sup> | 2    |        | 3.6  |       |  |
| $V_{SS}$                       | Supply voltage (AV <sub>SS</sub> = DV <sub>SS1/2</sub> = V <sub>SS</sub> ) |                                                                                                     | 0                                  |      | 0      | V    |       |  |
| T <sub>A</sub>                 | Operating free-air tem                                                     | perature range                                                                                      | rature range                       |      |        | 85   | °C    |  |
|                                |                                                                            | LF selected, XTS_FLL = 0 <sup>(3)</sup>                                                             | Watch crystal                      |      | 32.768 |      |       |  |
| f <sub>(LFXT1)</sub>           | Crystal frequency (3)                                                      | XT1 selected, XTS_FLL = 1                                                                           | Ceramic resonator                  | 450  |        | 8000 | kHz   |  |
|                                |                                                                            | XT1 selected, XTS_FLL = 1                                                                           | Crystal                            | 1000 |        | 8000 |       |  |
|                                | On ratal fra arrange                                                       |                                                                                                     | Ceramic resonator                  | 450  |        | 8000 | 1.11- |  |
| f <sub>(XT2)</sub>             | Crystal frequency                                                          |                                                                                                     | Crystal                            | 1000 |        | 8000 | kHz   |  |
|                                |                                                                            |                                                                                                     | V <sub>CC</sub> = 1.8 V            | DC   |        | 3    |       |  |
| f <sub>(System)</sub>          | Processor frequency (                                                      | signal MCLK)                                                                                        | V <sub>CC</sub> = 2.0 V            | DC   |        | 4.6  | MHz   |  |
|                                |                                                                            |                                                                                                     | V <sub>CC</sub> = 3.6 V            | DC   |        | 8    |       |  |

<sup>(1)</sup> TI recommends powering AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power up and operation.

<sup>(2)</sup> All voltages are referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TDI/TCLK pin when blowing the JTAG fuse.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

<sup>(2)</sup> The minimum operating supply voltage is defined according to the trip point where POR is going active by decreasing the supply voltage. POR is going inactive when the supply voltage is raised above the minimum supply voltage plus the hysteresis of the SVS circuitry.

<sup>(3)</sup> In LF mode, the LFXT1 oscillator requires a watch crystal. In XT1 mode, LFXT1 accepts a ceramic resonator or a crystal.



Figure 5-1. Frequency vs Supply Voltage



# 5.4 Supply Current Into AV<sub>CC</sub> + DV<sub>CC</sub> Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                                                                                                                                                                                                                                     |                       | TEST CON                                           | IDITION                  | MIN T | P MAX    | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------|--------------------------|-------|----------|------|
|                     | Active mode <sup>(1)</sup> (2)                                                                                                                                                                                                                                                | CG461x                | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V  | 2     | 80 370   |      |
|                     | $f_{(MCLK)} = f_{(SMCLK)} = 1 \text{ MHz},$                                                                                                                                                                                                                                   | CG461X                | T <sub>A</sub> = -40 C to 65 C                     | $V_{CC} = 3 V$           | 4     | 70 580   | μA   |
| I <sub>(AM)</sub>   | f <sub>(ACLK)</sub> = 32768 Hz,<br>XTS = 0, SELM = (0, 1),                                                                                                                                                                                                                    | FG461x                | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V  | 4     | 00 480   | μΑ   |
|                     | (FG461x: program executes from flash)                                                                                                                                                                                                                                         | FG461X                | 1A = -40 C to 65 C                                 | $V_{CC} = 3 V$           | 6     | 00 740   |      |
| la                  | Low power mode (LPM0) <sup>(1)</sup> (2)                                                                                                                                                                                                                                      |                       | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | V <sub>CC</sub> = 2.2 V  |       | 45 70    | μA   |
| I <sub>(LPM0)</sub> | Low power mode (Li Mo) (****                                                                                                                                                                                                                                                  |                       | 1A = -40 C to 05 C                                 | $V_{CC} = 3 V$           |       | 75 110   | μΛ   |
|                     | Low-power mode (LPM2),                                                                                                                                                                                                                                                        |                       |                                                    | $V_{CC} = 2.2 \text{ V}$ |       | 11 20    |      |
| I <sub>(LPM2)</sub> | $f_{(MCLK)} = f_{(SMCLK)} = 0 \text{ MHz},$<br>$f_{(ACLK)} = 32768 \text{ Hz}, SCG0 = 0^{(3)}$ (2)                                                                                                                                                                            |                       | $T_A = -40$ °C to 85°C                             | $V_{CC} = 3 V$           |       | 17 24    | μA   |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = -40$ °C                                     |                          | 1     | .3 4.0   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | T <sub>A</sub> = 25°C                              | V 22V                    | 1     | .3 4.0   |      |
|                     | Low-power mode (LPM3),                                                                                                                                                                                                                                                        |                       | $T_A = 60^{\circ}C$                                | $V_{CC} = 2.2 \text{ V}$ | 2.    | 22 6.5   |      |
|                     | $f_{(MCLK)} = f_{(SMCLK)} = 0 \text{ MHz}, \\ f_{(ACLK)} = 32768 \text{ Hz}, \text{ SCG0} = 1, \\ \text{Basic Timer1 enabled, ACLK selected,} \\ \text{LCD\_A enabled, LCDCPEN} = 0, \\ \text{(static mode, } f_{\text{LCD}} = f_{\text{(ACLK)}}/32)^{(3)} \ ^{(4)} \ ^{(2)}$ |                       | T <sub>A</sub> = 85°C                              |                          | 6     | 3.5 15.0 |      |
| I <sub>(LPM3)</sub> |                                                                                                                                                                                                                                                                               |                       | $T_A = -40$ °C                                     |                          | 1     | .9 5.0   | μA   |
|                     |                                                                                                                                                                                                                                                                               |                       | T <sub>A</sub> = 25°C                              | V - 2 V                  | 1     | .9 5.0   |      |
|                     |                                                                                                                                                                                                                                                                               | ,                     | $T_A = 60^{\circ}C$                                | $V_{CC} = 3 V$           | 2     | 2.5 7.5  |      |
|                     |                                                                                                                                                                                                                                                                               | T <sub>A</sub>        | T <sub>A</sub> = 85°C                              |                          | 7     | 7.5 18.0 |      |
|                     | Low-power mode (LPM3),                                                                                                                                                                                                                                                        | $T_A = -40$ °C        | $T_A = -40$ °C                                     |                          | 1     | .5 5.5   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | T <sub>A</sub> = 25°C                              | V <sub>CC</sub> = 2.2 V  | 1     | .5 5.5   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = 60$ °C                                      | V <sub>CC</sub> = 2.2 V  | 2     | 2.8 7.0  |      |
| 1                   | $f_{(MCLK)} = f_{(SMCLK)} = 0 \text{ MHz},$<br>$f_{(ACLK)} = 32768 \text{ Hz}, \text{ SCG0} = 1,$                                                                                                                                                                             |                       | T <sub>A</sub> = 85°C                              |                          | 7     | 7.2 17.0 |      |
| I <sub>(LPM3)</sub> | Basic Timer1 enabled, ACLK selected,                                                                                                                                                                                                                                          |                       | $T_A = -40$ °C                                     |                          | 2     | 2.5 6.5  | μA   |
|                     | LCD_A enabled, LCDCPEN = 0,<br>$(4-\text{mux mode}; f_{\text{LCD}} = f_{\text{(ACLK)}}/32)^{(3)}$ (4) (2)                                                                                                                                                                     |                       | T <sub>A</sub> = 25°C                              | V <sub>CC</sub> = 3 V    | 2     | 2.5 6.5  |      |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = 60$ °C                                      | v <sub>CC</sub> = 3 v    | 3     | 8.2 8.0  |      |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = 85^{\circ}C$                                |                          | 8     | 3.5 20.0 |      |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = -40$ °C                                     |                          | 0.    | 13 1.0   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | T <sub>A</sub> = 25°C                              | V <sub>CC</sub> = 2.2 V  | 0.    | 22 1.0   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | $T_A = 60^{\circ}C$                                | V <sub>CC</sub> = 2.2 V  | (     | ).9 2.5  |      |
| 1                   | Low-power mode (LPM4),                                                                                                                                                                                                                                                        |                       | T <sub>A</sub> = 85°C                              |                          | 4     | 1.3 12.5 | μA   |
| I <sub>(LPM4)</sub> | $f_{(MCLK)} = 0 \text{ MHz}, f_{(SMCLK)} = 0 \text{ MHz}, f_{(ACLK)} = 0 \text{ Hz}, SCG0 = 1 (3) (2)$                                                                                                                                                                        |                       | T <sub>A</sub> = -40°C                             |                          | 0.    | 13 1.6   | μΑ   |
|                     | ( · y                                                                                                                                                                                                                                                                         |                       | T <sub>A</sub> = 25°C                              | V - 2 V                  | (     | ).3 1.6  |      |
|                     |                                                                                                                                                                                                                                                                               | T <sub>A</sub> = 60°C | T <sub>A</sub> = 60°C                              | V <sub>CC</sub> = 3 V    | 1     | .1 3.0   |      |
|                     |                                                                                                                                                                                                                                                                               |                       | T <sub>A</sub> = 85°C                              |                          |       | 5.0 15.0 |      |

<sup>(1)</sup> Timer\_B is clocked by  $f_{(DCOCLK)} = f_{(DCO)} = 1$  MHz. All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

Current consumption of active mode versus system frequency, FG version:

$$I_{(AM)} = I_{(AM)} [1 \text{ MHz}] \times f_{(System)} [MHz]$$

Current consumption of active mode versus supply voltage, FG version:

$$I_{(AM)} = I_{(AM) [3 V]} + 200 \mu A/V \times (V_{CC} - 3 V)$$

<sup>(2)</sup> Current for brownout included.

<sup>(3)</sup> All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

<sup>(4)</sup> The LPM3 currents are characterized with a Micro Crystal CC4V-T1A (9 pF) crystal and OSCCAPx = 1h.



# 5.5 Thermal Characteristics

|                          | PARAMETER                                                        | PACKAGE       | VALUE | UNIT |
|--------------------------|------------------------------------------------------------------|---------------|-------|------|
| $\theta_{JA}$            | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> |               | 42    | °C/W |
| $\theta_{\text{JC,TOP}}$ | Junction-to-case (top) thermal resistance (2)                    |               | 10    | °C/W |
| $\theta_{JB}$            | Junction-to-board thermal resistance (3)                         | ZQW (BGA)     | 12    | °C/W |
| $\Psi_{JB}$              | Junction-to-board thermal characterization parameter             |               | 12    | °C/W |
| $\Psi_{JT}$              | Junction-to-top thermal characterization parameter               |               | 0.3   | °C/W |
| $\theta_{JA}$            | Junction-to-ambient thermal resistance, still air <sup>(1)</sup> |               | 43.5  | °C/W |
| $\theta_{\text{JC,TOP}}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup>         |               | 6.2   | °C/W |
| $\theta_{JB}$            | Junction-to-board thermal resistance (3)                         | PZ (PQFP-100) | 21.8  | °C/W |
| $\Psi_{JB}$              | Junction-to-board thermal characterization parameter             |               | 21.2  | °C/W |
| $\Psi_{JT}$              | Junction-to-top thermal characterization parameter               |               | 0.2   | °C/W |

<sup>(1)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(2)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(3)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.



#### 5.6 Schmitt-Trigger Inputs – Ports P1 to P10, RST/NMI, JTAG (TCK, TMS, TDI/TCLK, TDO/TDI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                       | TEST CONDITIONS         | MIN | MAX  | UNIT |
|------------------|-----------------------------------------------------------------|-------------------------|-----|------|------|
| \/               | Desitive going input threshold valtage                          | V <sub>CC</sub> = 2.2 V | 1.1 | 1.55 | \/   |
| V <sub>IT+</sub> | Positive-going input threshold voltage                          | $V_{CC} = 3 V$          | 1.5 | 1.98 | V    |
| .,               | No notice waite with a threat and college                       | V <sub>CC</sub> = 2.2 V | 0.4 | 0.9  |      |
| $V_{IT-}$        | Negative-going input threshold voltage                          | $V_{CC} = 3 V$          | 0.9 | 1.3  | V    |
| \/               | Input valtage hyptogeis (V V V                                  | V <sub>CC</sub> = 2.2 V | 0.3 | 1.1  | \/   |
| $V_{hys}$        | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) | V <sub>CC</sub> = 3 V   | 0.5 | 1    | V    |

#### 5.7 Inputs Px.x, TAx, TBX

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                             | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN | MAX | UNIT   |  |
|----------------------|---------------------------------------|----------------------------------------------------|-----------------|-----|-----|--------|--|
| 4                    |                                       | Port P1, P2: P1.x to P2.x, external trigger signal | 2.2 V           | 62  |     |        |  |
| t <sub>(int)</sub>   | External interrupt timing             | for the interrupt flag <sup>(1)</sup>              | 3 V             | 50  |     | ns     |  |
|                      | Times A Times D continue timine       | TA0, TA1, TA2                                      | 2.2 V           | 62  |     |        |  |
| t <sub>(cap)</sub>   | Timer_A, Timer_B capture timing       | TB0, TB1, TB2, TB3, TB4, TB5, TB6                  | 3 V             | 50  |     | ns     |  |
| f <sub>(TAext)</sub> | Timer_A or Timer_B clock frequency    | TACLK, TBCLK                                       | 2.2 V           |     | 8   | MHz    |  |
| f <sub>(TBext)</sub> | externally applied to pin             | $INCLK t_{(H)} = t_{(L)}$                          | 3 V             |     | 10  | IVIHZ  |  |
| f <sub>(TAint)</sub> | Times A or Times D sheet from success | CMCLIC or ACLIC signal palacted                    | 2.2 V           |     | 8   | NAL I- |  |
| f <sub>(TBint)</sub> | Timer A or Timer B clock frequency    | SMCLK or ACLK signal selected                      | 3 V             |     | 10  | MHz    |  |

<sup>(1)</sup> The external signal sets the interrupt flag every time the minimum t<sub>(int)</sub> parameters are met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

# 5.8 Leakage Current – Ports P1 to P10<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                         | TEST CONDIT                                        | IONS                         | MIN | MAX | UNIT |
|-----------------------------------|----------------------------------------------------|------------------------------|-----|-----|------|
| Thurston I eakage current Port Py | $V(Px.y)^{(2)}$<br>(1 \le x \le 10, 0 \le y \le 7) | V <sub>CC</sub> = 2.2 V, 3 V |     | ±50 | nA   |

<sup>(1)</sup> The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted.

#### 5.9 Outputs – Ports P1 to P10

|                 | PARAMETER                                                   | TEST CONDITIONS                                               | MIN                    | MAX             | UNIT |
|-----------------|-------------------------------------------------------------|---------------------------------------------------------------|------------------------|-----------------|------|
|                 |                                                             | $I_{OH(max)} = -1.5 \text{ mA}, V_{CC} = 2.2 \text{ V}^{(1)}$ | V <sub>CC</sub> - 0.25 | V <sub>CC</sub> |      |
|                 | $I_{OH(max)} = -6 \text{ mA}, V_{CC} = 2.2 \text{ V}^{(2)}$ | V <sub>CC</sub> - 0.6                                         | $V_{CC}$               | V               |      |
| VOH             | Higri-level output voltage                                  | $I_{OH(max)} = -1.5 \text{ mA}, V_{CC} = 3 \text{ V}^{(1)}$   | V <sub>CC</sub> - 0.25 | $V_{CC}$        | V    |
|                 |                                                             | $I_{OH(max)} = -6 \text{ mA}, V_{CC} = 3 \text{ V}^{(2)}$     | V <sub>CC</sub> - 0.6  | V <sub>CC</sub> |      |
|                 |                                                             | $I_{OL(max)} = 1.5 \text{ mA}, V_{CC} = 2.2 \text{ V}^{(1)}$  | $V_{SS}$               | $V_{SS} + 0.25$ |      |
| \/              | Low lovel output voltogo                                    | $I_{OL(max)} = 6 \text{ mA}, V_{CC} = 2.2 \text{ V}^{(2)}$    | V <sub>SS</sub>        | $V_{SS} + 0.6$  | V    |
| V <sub>OL</sub> | Low-level output voltage                                    | $I_{OL(max)} = 1.5 \text{ mA}, V_{CC} = 3 V^{(1)}$            | V <sub>SS</sub>        | $V_{SS} + 0.25$ | V    |
|                 |                                                             | $I_{OL(max)} = 6 \text{ mA}, V_{CC} = 3 \text{ V}^{(2)}$      | V <sub>SS</sub>        | $V_{SS} + 0.6$  |      |

<sup>(1)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to satisfy the maximum specified voltage drop.

<sup>(2)</sup> The port pin must be selected as input.

<sup>(2)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to satisfy the maximum specified voltage drop.



## 5.10 Output Frequency

|                                             | PARAMETER                                                                       | TEST CON                                                                     | IDITIONS                               | MIN            | TYP | MAX            | UNIT  |
|---------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------|----------------|-----|----------------|-------|
| 4                                           | $(1 \le x \le 10, 0 \le y \le 7)$                                               | C - 20 F I - 11 F mA                                                         | V <sub>CC</sub> = 2.2 V                | DC             |     | 10             | MHz   |
| f <sub>(Px.y)</sub>                         | $(1 \ge x \ge 10, 0 \ge y \ge 7)$                                               | $C_L = 20 \text{ F}, I_L = \pm 1.5 \text{ mA}$                               | $V_{CC} = 3 V$                         | DC             |     | 12             | IVI⊓Z |
| f <sub>(MCLK)</sub><br>f <sub>(SMCLK)</sub> | P1.1/TA0/MCLK<br>P1.4/TBCLK/SMCLK                                               | C <sub>L</sub> = 20 pF                                                       | V <sub>CC</sub> = 2.2 V                |                |     | 10             | MHz   |
| f <sub>(ACLK)</sub>                         | P1.5/TACLK/ACLK                                                                 |                                                                              | V <sub>CC</sub> = 3 V                  | DC             |     | 12             |       |
|                                             |                                                                                 | 1.5/TACLK/ACLK                                                               | $f_{(ACLK)} = f_{(LFXT1)} = f_{(XT1)}$ | 40%            |     | 60%            |       |
|                                             |                                                                                 | P1.5/TACLK/ACLK,<br>C <sub>L</sub> = 20 pF, V <sub>CC</sub> = 2.2 V, 3 V     | $f_{(ACLK)} = f_{(LFXT1)} = f_{(LF)}$  | 30%            |     | 70%            |       |
|                                             |                                                                                 | 0L 20 p. , 10C = 2.2 v, 0 v                                                  | $f_{(ACLK)} = f_{(LFXT1)}$             |                | 50% |                |       |
|                                             | Duty cycle of output                                                            | D1 1/TAO/MCLK                                                                | $f_{(MCLK)} = f_{(XT1)}$               | 40%            |     | 60%            |       |
| t <sub>(Xdc)</sub>                          | t <sub>(Xdc)</sub> buty cycle of output frequency                               | P1.1/TA0/MCLK,<br>$C_L = 20 \text{ pF}, V_{CC} = 2.2 \text{ V}, 3 \text{ V}$ | $f_{(MCLK)} = f_{(DCOCLK)}$            | 50% –<br>15 ns | 50% | 50%+<br>15 ns  |       |
|                                             |                                                                                 | D1 A/TRCLK/SMCLK                                                             | $f_{(SMCLK)} = f_{(XT2)}$              | 40%            |     | 60%            |       |
|                                             | P1.4/TBCLK/SMCLK,<br>$C_L = 20 \text{ pF}, V_{CC} = 2.2 \text{ V}, 3 \text{ V}$ |                                                                              | $f_{(SMCLK)} = f_{(DCOCLK)}$           | 50% –<br>15 ns | 50% | 50% +<br>15 ns |       |



## 5.11 Typical Characteristics – Outputs





## 5.12 Wake-up Timing From LPM3

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER  | TEST CON  | DITIONS                               | MIN MAX | UNIT |
|----------------------|------------|-----------|---------------------------------------|---------|------|
|                      |            | f = 1 MHz |                                       | 6       |      |
| t <sub>d(LPM3)</sub> | Delay time | f = 2 MHz | $V_{CC} = 2.2 \text{ V}, 3 \text{ V}$ | 6       | μs   |
|                      |            | f = 3 MHz |                                       | 6       | 1    |

#### 5.13 RAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER | TEST CONDITIONS           | MIN MAX | UNIT |
|-----------|---------------------------|---------|------|
| VRAMh     | CPU halted <sup>(1)</sup> | 1.6     | V    |

<sup>(1)</sup> This parameter defines the minimum supply voltage when the data in program memory RAM remain unchanged. No program execution should take place during this supply voltage condition.

#### 5.14 LCD A

|                      | PARAMETER                              | TEST CONDITIONS                                                                                                                                  | V <sub>CC</sub> | MIN | TYP             | MAX  | UNIT |
|----------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|------|------|
| V <sub>CC(LCD)</sub> | Supply voltage <sup>(1)</sup>          | Charge pump enabled (LCDCPEN = 1, VLCDx > 0000)                                                                                                  |                 | 2.2 |                 | 3.6  | V    |
| I <sub>CC(LCD)</sub> | Supply current <sup>(1)</sup>          | $V_{LCD(typ)} = 3$ V, LCDCPEN = 1,<br>VLCDx= 1000, all segments on, $f_{LCD} = f_{ACLK}/32$ ,<br>no LCD connected $^{(2)}$ , $T_A = 25^{\circ}C$ | 2.2 V           |     | 3               |      | μΑ   |
| C <sub>LCD</sub>     | Capacitor on LCDCAP <sup>(3)</sup> (4) | Charge pump enabled (LCDCPEN = 1, VLCDx > 0000)                                                                                                  |                 | 4.7 |                 |      | μF   |
| f <sub>LCD</sub>     | LCD frequency                          |                                                                                                                                                  |                 |     |                 | 1.1  | kHz  |
|                      |                                        | VLCDx = 0000                                                                                                                                     |                 |     | V <sub>CC</sub> |      |      |
|                      |                                        | VLCDx = 0001                                                                                                                                     |                 |     | 2.60            |      |      |
|                      |                                        | VLCDx = 0010                                                                                                                                     |                 |     | 2.66            |      |      |
|                      |                                        | VLCDx = 0011                                                                                                                                     |                 |     | 2.72            |      |      |
|                      |                                        | VLCDx = 0100                                                                                                                                     |                 |     | 2.78            |      |      |
|                      |                                        | VLCDx = 0101                                                                                                                                     |                 |     | 2.84            |      |      |
|                      |                                        | VLCDx = 0110                                                                                                                                     |                 |     | 2.90            |      |      |
|                      | (4)                                    | VLCDx = 0111                                                                                                                                     |                 |     | 2.96            |      | .,   |
| $V_{LCD}$            | LCD voltage <sup>(4)</sup>             | VLCDx = 1000                                                                                                                                     |                 |     | 3.02            |      | V    |
|                      |                                        | VLCDx = 1001                                                                                                                                     |                 |     | 3.08            |      |      |
|                      |                                        | VLCDx = 1010                                                                                                                                     |                 |     | 3.14            |      |      |
|                      |                                        | VLCDx = 1011                                                                                                                                     |                 |     | 3.20            |      |      |
|                      |                                        | VLCDx = 1100                                                                                                                                     |                 |     | 3.26            |      |      |
|                      |                                        | VLCDx = 1101                                                                                                                                     |                 |     | 3.32            |      |      |
|                      |                                        | VLCDx = 1110                                                                                                                                     |                 |     | 3.38            |      |      |
|                      |                                        | VLCDx = 1111                                                                                                                                     |                 |     | 3.44            | 3.60 |      |
| R <sub>LCD</sub>     | LCD driver output impedance            | V <sub>LCD</sub> = 3 V, CPEN = 1,<br>VLCDx = 1000, I <sub>LOAD</sub> = ±10 μA                                                                    | 2.2 V           |     |                 | 10   | kΩ   |

Refer to the supply current specifications I<sub>(LPM3)</sub> for additional current specifications with the LCD\_A module active.
 Connecting an actual display increases the current consumption depending on the size of the LCD.

<sup>(3)</sup> Enabling the internal charge pump with an external capacitor smaller than the minimum specified might damage the device.

<sup>(4)</sup> Segments S0 through S3 are disabled when the LCD charge pump feature is enabled (LCDCPEN = 1) and, therefore, cannot be used together with the LCD charge pump. On the MSP430xG461x devices only, S0 through S3 are also disabled if VLCDEXT = 1. This setting is typically used to apply an external LCD voltage supply to the LCDCAP terminal. For these devices, set LCDCPEN = 0, VLCDEXT = 0, and VLCDx > 0 to enable an external LCD voltage supply to be applied to the LCDCAP terminal.



# 5.15 Comparator\_A<sup>(1)</sup>

|                            | PARAMETER                                                                       | TEST CONDITIONS                                                      | V <sub>cc</sub> | MIN  | TYP  | MAX                 | UNIT |
|----------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------|------|------|---------------------|------|
|                            |                                                                                 | CAON = 1. CARSEL = 0. CAREF = 0                                      | 2.2 V           |      | 25   | 40                  |      |
| I <sub>(CC)</sub>          |                                                                                 | CAON = 1, CARSEL = 0, CAREF = 0                                      | 3 V             |      | 45   | 60                  | μA   |
|                            |                                                                                 | CAON = 1, CARSEL = 0, CAREF = (1, 2, 3),                             | 2.2 V           |      | 30   | 50                  |      |
| I(Refladder/Ref            | Diode)                                                                          | No load at P1.6/CA0 and P1.7/CA1                                     | 3 V             |      | 45   | 71                  | μA   |
| V <sub>(Ref025)</sub>      | $\frac{\text{Voltage @ 0.25 V}_{\text{cc}} \text{ node}}{\text{V}_{\text{cc}}}$ | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>No load at P1.6/CA0 and P1.7/CA1 | 2.2 V, 3 V      | 0.23 | 0.24 | 0.25                |      |
| V <sub>(Ref050)</sub>      | $\frac{\text{Voltage @ 0.5 V}_{\text{cc}} \text{ node}}{\text{V}_{\text{cc}}}$  | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>No load at P1.6/CA0 and P1.7/CA1 | 2.2 V, 3 V      | 0.47 | 0.48 | 0.5                 |      |
|                            | ·                                                                               | PCA0 = 1, CARSEL = 1, CAREF = 3,                                     | 2.2 V           | 390  | 480  | 540                 |      |
| $V_{(RefVT)}$              |                                                                                 | No load at P1.6/CA0 and P1.7/CA1,<br>$T_A = 85^{\circ}C$             | 3 V             | 400  | 490  | 550                 | mV   |
| V <sub>IC</sub>            | Common-mode input voltage range                                                 | CAON = 1                                                             | 2.2 V, 3 V      | 0    |      | V <sub>CC</sub> – 1 | V    |
| $V_p - V_S$                | Offset voltage (2)                                                              |                                                                      | 2.2 V, 3 V      | -30  |      | 30                  | mV   |
| V <sub>hys</sub>           | Input hysteresis                                                                | CAON = 1                                                             | 2.2 V, 3 V      | 0    | 0.7  | 1.4                 | mV   |
|                            |                                                                                 | T <sub>A</sub> = 25°C,                                               | 2.2 V           | 160  | 210  | 300                 | ns   |
|                            |                                                                                 | Overdrive 10 mV, without filter: CAF = 0                             | 3 V             | 80   | 150  | 240                 | 115  |
| <sup>T</sup> (response LH) |                                                                                 | T <sub>A</sub> = 25°C,                                               | 2.2 V           | 1.4  | 1.9  | 3.4                 | ш    |
|                            |                                                                                 | Overdrive 10 mV, without filter: CAF = 1                             | 3 V             | 0.9  | 1.5  | 2.6                 | μs   |
| t <sub>(response HL)</sub> |                                                                                 | T <sub>A</sub> = 25°C,                                               | 2.2 V           | 130  | 210  | 300                 | ns   |
|                            |                                                                                 | Overdrive 10 mV, without filter: CAF = 0                             | 3 V             | 80   | 150  | 240                 | 119  |
|                            |                                                                                 | $T_A = 25$ °C,<br>Overdrive 10 mV, without filter: CAF = 1           | 2.2 V           | 1.4  | 1.9  | 3.4                 |      |
|                            |                                                                                 |                                                                      | 3 V             | 0.9  | 1.5  | 2.6                 | μs   |

The leakage current for the Comparator\_A terminals is identical to  $I_{|kg(Px,x)}$  specification. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A inputs on successive measurements. The two successive measurements are then summed together.



# 5.16 Typical Characteristics - Comparator\_A







Figure 5-8. Block Diagram of Comparator\_A Module



Figure 5-9. Overdrive Definition



#### **5.17 POR, BOR**

| P.                      | ARAMETER                    | TEST CONDITIONS                                                                              | MIN | TYP                            | MAX  | UNIT |
|-------------------------|-----------------------------|----------------------------------------------------------------------------------------------|-----|--------------------------------|------|------|
| t <sub>d(BOR)</sub>     |                             |                                                                                              |     |                                | 2000 | μs   |
| V <sub>CC(start)</sub>  |                             | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-10)                                               |     | 0.7 ×<br>V <sub>(B_IT- )</sub> |      | ٧    |
| V <sub>(B_IT-)</sub>    | Brownout <sup>(2)</sup> (3) | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-10 through Figure 5-12)                           |     |                                | 1.79 | V    |
| V <sub>hys(B_IT-)</sub> |                             | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-10)                                               | 70  | 130                            | 210  | mV   |
| t <sub>(reset)</sub>    |                             | Pulse duration needed at RST/NMI pin to accepted reset internally, $V_{\rm CC}$ = 2.2 V, 3 V | 2   |                                |      | μs   |

- The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data.
- The voltage level  $V_{(B\_IT-)} + V_{hys(B\_IT-)} \le 1.89 \text{ V}$ . During power up, the CPU begins code execution following a period of  $t_{d(BOR)}$  after  $V_{CC} = V_{(B\_IT-)} + V_{hys(B\_IT-)}$ . The default FLL+ settings must not be changed until  $V_{CC} \ge V_{CC(min)}$ , where  $V_{CC(min)}$  is the minimum supply voltage for the desired operating frequency. See the MSP430x4xx Family User's Guide (SLAU056) for more information on the brownout and SVS circuit.



Figure 5-10. POR, BOR vs Supply Voltage



Figure 5-11. V<sub>CC(drop)</sub> Level with a Square Voltage Drop to Generate a POR or BOR Signal





Figure 5-12. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR or BOR Signal

## 5.18 SVS (Supply Voltage Supervisor and Monitor)

| PARAMETER                                                          | TEST CONDITIONS                                                    |                                   | MIN  | TYP                | MAX                                          | UNIT |
|--------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------|------|--------------------|----------------------------------------------|------|
|                                                                    | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 5-13)                   |                                   | 5    |                    | 150                                          |      |
| PARAMETER  t(SVSR)  t_d(SVSon) t_settle V(SVSstart)  Vhys(SVS_IT-) | dV <sub>CC</sub> /dt ≤ 30 V/ms                                     |                                   |      |                    | 2000                                         | μs   |
| t <sub>d(SVSon)</sub>                                              | SVS on, switch from VLD = 0 to VLD $\neq$ 0, V <sub>CC</sub> = 3 V |                                   |      | 150                | 300                                          | μs   |
| t <sub>settle</sub>                                                | $VLD \neq 0^{(1)}$                                                 |                                   |      |                    | 12                                           | μs   |
| V <sub>(SVSstart)</sub>                                            | VLD ≠ 0, V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 5-13)             |                                   |      | 1.55               | 1.7                                          | V    |
|                                                                    |                                                                    | VLD = 1                           | 70   | 120                | 155                                          | mV   |
| V <sub>hys(SVS_IT-)</sub>                                          | R)                                                                 | V <sub>(SVS_IT−)</sub><br>× 0.016 |      |                    |                                              |      |
|                                                                    |                                                                    | VLD = 15                          | 4.4  |                    | 1.7 20 155 V <sub>(SVS_IT-)</sub> × 0.016 20 | mV   |
|                                                                    |                                                                    | VLD = 1                           | 1.8  | 1.9                | 2.05                                         |      |
|                                                                    |                                                                    | VLD = 2                           | 1.94 | 2.1                | 2.23                                         |      |
|                                                                    |                                                                    | VLD = 3                           | 2.05 | 2.2                | 2.35                                         |      |
|                                                                    |                                                                    | VLD = 4                           | 2.14 | 2.3                | 2.46                                         |      |
|                                                                    |                                                                    | VLD = 5                           | 2.24 | 2.4                | 2.58                                         |      |
|                                                                    |                                                                    | VLD = 6                           | 2.33 | 2.5                | 2.69                                         |      |
|                                                                    | V /4 < 2 V/2 (222 Figure 5 42)                                     | VLD = 7                           | 2.46 | 2.65               | 2.84                                         |      |
| V(e)(e IT.)                                                        | V <sub>CC</sub> /dt ≥ 5 V/S (see Figure 5-15)                      | VLD = 8                           | 2.58 | 2.8                | 2.97                                         | V    |
| · (SVS_II-)                                                        |                                                                    | VLD = 9                           | 2.69 | 2.9                | 3.10                                         | •    |
|                                                                    |                                                                    | VLD = 10                          | 2.83 | 3.05               | 3.26                                         |      |
|                                                                    |                                                                    | VLD = 11                          | 2.94 | 3.2                | 3.39                                         |      |
|                                                                    |                                                                    | VLD = 12                          | 3.11 | 3.35               | 3.58 <sup>(2)</sup>                          |      |
|                                                                    |                                                                    | VLD = 13                          | 3.24 | 3.5                | 3.73 <sup>(2)</sup>                          |      |
|                                                                    |                                                                    | VLD = 14                          | 3.43 | 3.7 <sup>(2)</sup> | 3.96 <sup>(2)</sup>                          |      |
|                                                                    |                                                                    | VLD = 15                          | 1.1  | 1.2                | 1.3                                          |      |
| CC(SVS) (3)                                                        | VLD ≠ 0, V <sub>CC</sub> = 2.2 V, 3 V                              |                                   |      | 10                 | 15                                           | μA   |

<sup>(1)</sup> t<sub>settle</sub> is the settling time that the comparator output needs to have a stable level after VLD is switched from VLD ≠ 0 to a different VLD value from 2 to 15. The overdrive is assumed to be > 50 mV.

<sup>(2)</sup> The recommended operating voltage range is limited to 3.6 V.

<sup>(3)</sup> The current consumption of the SVS module is not included in the I<sub>CC</sub> current consumption data.



Figure 5-13. SVS Reset (SVSR) vs Supply Voltage



Figure 5-14. V<sub>CC(drop)</sub> with a Square Voltage Drop and a Triangle Voltage Drop to Generate an SVS Signal



#### 5.19 DCO

| PARAMETER               | TEST CONDITIONS                                                                                          | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT    |
|-------------------------|----------------------------------------------------------------------------------------------------------|-----------------|------|------|------|---------|
| f <sub>(DCOCLK)</sub>   | N <sub>(DCO)</sub> = 01Eh, FN_8 = FN_4 = FN_3 = FN_2 = 0, D = 2,<br>DCOPLUS = 0                          | 2.2 V, 3 V      |      | 1    |      | MHz     |
| f                       | FN 8 = FN 4 = FN 3 = FN 2 = 0, DCOPLUS = 1                                                               | 2.2 V           | 0.3  | 0.65 | 1.25 | MHz     |
| $f_{(DCO = 2)}$         | FN_0 = FN_4 = FN_5 = FN_2 = 0, DCOPLOS = 1                                                               | 3 V             | 0.3  | 0.7  | 1.3  | IVITIZ  |
| 4                       | EN 9 EN 4 EN 2 EN 2 0 DCODUIG 4                                                                          | 2.2 V           | 2.5  | 5.6  | 10.5 | MHz     |
| f(DCO = 27)             | FN_8 = FN_4 = FN_3 = FN_2 = 0, DCOPLUS = 1                                                               | 3 V             | 2.7  | 6.1  | 11.3 | IVITZ   |
| 4                       | FN 8 = FN 4 = FN 3 = FN 2 = 1, DCOPLUS = 1                                                               | 2.2 V           | 0.7  | 1.3  | 2.3  | MHz     |
| f(DCO = 2)              | FN_6 = FN_4 = FN_5 = FN_2 = 1, DCOPLOS = 1                                                               | 3 V             | 0.8  | 1.5  | 2.5  | IVITZ   |
| 4                       | EN 9 EN 4 EN 2 EN 2 4 DOODLIG 4                                                                          | 2.2 V           | 5.7  | 10.8 | 18   | MHz     |
| f(DCO = 27)             | FN_8 = FN_4 = FN_3 = FN_2 = 1, DCOPLUS = 1                                                               | 3 V             | 6.5  | 12.1 | 20   | IVI⊓∠   |
| 4                       | EN 9 EN 4 0 EN 2 4 EN 2 × DCODUIG 4                                                                      | 2.2 V           | 1.2  | 2    | 3    | MU      |
| f(DCO = 2)              | FN_8 = FN_4 = 0, FN_3 = 1, FN_2 = x, DCOPLUS = 1                                                         | 3 V             | 1.3  | 2.2  | 3.5  | MHz     |
| 4                       | FN 8 = FN 4 = 0, FN 3 = 1, FN 2 = x, DCOPLUS = 1                                                         | 2.2 V           | 9    | 15.5 | 25   | MHz     |
| f <sub>(DCO = 27)</sub> | FN_6 = FN_4 = 0, FN_5 = 1, FN_2 = x, DCOPLOS = 1                                                         | 3 V             | 10.3 | 17.9 | 28.5 | 1411 12 |
|                         | EN O O EN 4 4 EN 2 EN 2 " DOODLIG 4                                                                      | 2.2 V           | 1.8  | 2.8  | 4.2  | N.41.1- |
| $f_{(DCO = 2)}$         | FN_8 = 0, FN_4 = 1, FN_3 = FN_2 = x, DCOPLUS = 1                                                         | 3 V             | 2.1  | 3.4  | 5.2  | MHz     |
| 4                       | EN 9 0 EN 4 4 EN 2 EN 2 y DCODUIG 4                                                                      | 2.2 V           | 13.5 | 21.5 | 33   | MHz     |
| $f_{(DCO = 27)}$        | FN_8 = 0, FN_4 = 1, FN_3 = FN_2 = x, DCOPLUS = 1                                                         | 3 V             | 16   | 26.6 | 41   | IVI⊓∠   |
| 4                       | EN 0 4 EN 4 4 EN 2 EN 2 " DOODLIG 4                                                                      | 2.2 V           | 2.8  | 4.2  | 6.2  | MHz     |
| $f_{(DCO = 2)}$         | FN_8 = 1, FN_4 = 1 = FN_3 = FN_2 = x, DCOPLUS = 1                                                        | 3 V             | 4.2  | 6.3  | 9.2  | IVIHZ   |
| 4                       | EN 9 4 EN 4 4 EN 2 EN 2 y DCODUIG 4                                                                      | 2.2 V           | 21   | 32   | 46   | MHz     |
| f(DCO = 27)             | FN_8 = 1, FN_4 = 1 = FN_3 = FN_2 = x, DCOPLUS = 1                                                        | 3 V             | 30   | 46   | 70   | IVITZ   |
|                         | Step size between adjacent DCO taps:                                                                     | 1 < TAP ≤ 20    | 1.06 |      | 1.11 |         |
| S <sub>n</sub>          | $S_n = f_{DCO(Tap n+1)} / f_{DCO(Tap n)}$ (see Figure 5-16 for taps 21 to 27)                            | TAP = 27        | 1.07 |      | 1.17 |         |
| D.                      | Temperature drift, N <sub>(DCO)</sub> = 01Eh,                                                            | 2.2 V           | -0.2 | -0.3 | -0.4 | 0/ /90  |
| D <sub>t</sub>          | FN_8 = FN_4 = FN_3 = FN_2 = 0, D = 2, DCOPLUS = 0                                                        | 3 V             | -0.2 | -0.3 | -0.4 | %/°C    |
| D <sub>V</sub>          | Drift with $V_{CC}$ variation, $N_{(DCO)} = 01Eh$ ,<br>FN_8 = FN_4 = FN_3 = FN_2 = 0, D = 2, DCOPLUS = 0 |                 | 0    | 5    | 15   | %/V     |



Figure 5-15. DCO Frequency vs Supply Voltage  $V_{\text{CC}}$  and vs Ambient Temperature



Figure 5-16. DCO Tap Step Size



Figure 5-17. Five Overlapping DCO Ranges Controlled by FN\_x Bits



# 5.20 Crystal Oscillator, LFXT1 Oscillator

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (2)

|                   | PARAMETER                                    | TEST CONDITIONS                             | MIN TYP               | MAX                 | UNIT |  |
|-------------------|----------------------------------------------|---------------------------------------------|-----------------------|---------------------|------|--|
|                   |                                              | OSCCAPx = 0h, $V_{CC}$ = 2.2 V, 3 V         | 0                     |                     |      |  |
| C                 | Integrated input capacitance (3)             | OSCCAPx = 1h, $V_{CC}$ = 2.2 V, 3 V         | 10                    |                     | nE.  |  |
| C <sub>XIN</sub>  |                                              | $OSCCAPx = 2h, V_{CC} = 2.2 V, 3 V$         | 14                    |                     | pF   |  |
|                   |                                              | OSCCAPx = $3h$ , $V_{CC} = 2.2 V$ , $3 V$   | 18                    |                     |      |  |
|                   |                                              | $OSCCAPx = 0h, V_{CC} = 2.2 V, 3 V$         | 0                     |                     |      |  |
| C                 | Integrated output capacitance <sup>(3)</sup> | $OSCCAPx = 1h, V_{CC} = 2.2 V, 3 V$         | 10                    |                     | pF   |  |
| C <sub>XOUT</sub> | integrated output capacitance (*)            | OSCCAPx = $2h$ , $V_{CC} = 2.2 V$ , $3 V$   | 14                    | 14                  |      |  |
|                   |                                              | OSCCAPx = $3h$ , $V_{CC} = 2.2 V$ , $3 V$   | 18                    |                     |      |  |
| $V_{IL}$          | Low-level input voltage at XIN               | $V_{CC} = 2.2 \text{ V}, 3 \text{ V}^{(4)}$ | $V_{SS}$              | $0.2 \times V_{CC}$ | ٧    |  |
| $V_{IH}$          | High-level input voltage at XIN              | $V_{CC} = 2.2 \text{ V}, 3 \text{ V}^{(4)}$ | 0.8 × V <sub>CC</sub> | $V_{CC}$            | ٧    |  |

<sup>(1)</sup> The parasitic capacitance from the package and board may be estimated to be 2 pF. The effective load capacitor for the crystal is (C<sub>XIN</sub> × C<sub>XOUT</sub>) / (C<sub>XIN</sub>+ C<sub>XOUT</sub>). This is independent of XTS\_FLL.

- (2) To improve EMI on the low-power LFXT1 oscillator, particularly in the LF mode (32 kHz), the following guidelines should be observed.
  - Keep the trace between the MCU and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
  - Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (3) TI recommends external capacitance for precision real-time clock applications; OSCCAPx = 0h.
- (4) Applies only when using an external logic-level clock source. XTS\_FLL must be set. Not applicable when using a crystal or resonator.

## 5.21 Crystal Oscillator, XT2 Oscillator

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                     | TEST CONDITIONS                             | MIN                   | TYP MAX             | UNIT |
|---------------------|-------------------------------|---------------------------------------------|-----------------------|---------------------|------|
| C <sub>XT2IN</sub>  | Integrated input capacitance  | V <sub>CC</sub> = 2.2 V, 3 V                |                       | 2                   | pF   |
| C <sub>XT2OUT</sub> | Integrated output capacitance | V <sub>CC</sub> = 2.2 V, 3 V                | 2                     |                     |      |
| $V_{IL}$            | lenut levele et VT2IN         |                                             | $V_{SS}$              | $0.2 \times V_{CC}$ | V    |
| V <sub>IH</sub>     | Input levels at XT2IN         | V <sub>CC</sub> = 2.2 V, 3 V <sup>(2)</sup> | 0.8 × V <sub>CC</sub> | V <sub>CC</sub>     | V    |

- (1) The oscillator needs capacitors at both terminals, with values specified by the crystal manufacturer.
- (2) Applies only when using an external logic-level clock source. Not applicable when using a crystal or resonator.

#### 5.22 USCI (UART Mode)

|                     | PARAMETER                                          | TEST CONDITIONS                                                  | V <sub>CC</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                  | 2.2 V, 3 V      |     |     | 1                   | MHz  |
|                     | UART receive deglitch time UART <sup>(1)</sup>     |                                                                  | 2.2 V           | 50  | 150 | 600                 |      |
| t <sub>t</sub>      | OAKT receive degitter time OAKT                    |                                                                  | 3 V             | 50  | 100 | 600                 | ns   |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.



# 5.23 USCI (SPI Master Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-18 and Figure 5-19)

|                       | PARAMETER                   | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN | MAX                 | UNIT |
|-----------------------|-----------------------------|-------------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, ACLK<br>Duty cycle = 50% ±10%            |                 |     | f <sub>SYSTEM</sub> | MHz  |
| t <sub>SU,MI</sub>    | SOMI input data catua tima  | 2.2 V                                           | 110             |     |                     |      |
|                       | SOMI input data setup time  | out data Setup time                             | 3 V             | 75  |                     | ns   |
| 4                     | COMI input data hald time   |                                                 | 2.2 V           | 0   |                     | 20   |
| t <sub>HD,MI</sub>    | iSOMI input data hold time  |                                                 | 3 V             | 0   |                     | ns   |
|                       | CIMO cutant data valid tima | LICLY adds to SIMO valid C 20 pF                | 2.2 V           |     | 30                  | 20   |
| t <sub>VALID,MO</sub> | SIMO output data valid time | UCLK edge to SIMO valid, C <sub>L</sub> = 20 pF | 3 V             |     | 20                  | ns   |

# 5.24 USCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-20 and Figure 5-21)

|                       | PARAMETER                                           | TEST CONDITIONS                                 | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------------|-------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time<br>STE low to clock                   |                                                 | 2.2 V, 3 V      |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time<br>Last clock to STE high              |                                                 | 2.2 V, 3 V      | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time<br>STE low to SOMI data out         |                                                 | 2.2 V, 3 V      |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time<br>STE high to SOMI high impedance |                                                 | 2.2 V, 3 V      |     | 50  |     | ns   |
| 4                     |                                                     |                                                 | 2.2 V           | 20  |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                          |                                                 | 3 V             | 15  |     |     | ns   |
|                       | 0040                                                |                                                 | 2.2 V           | 10  |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                           | me                                              |                 | 10  |     |     | ns   |
| t <sub>VALID,SO</sub> | COMI system to detain a list time.                  | 110116 1 1 20111 11 1 2 22 5                    | 2.2 V           |     | 75  | 110 |      |
|                       | SOMI output data valid time                         | UCLK edge to SOMI valid, C <sub>L</sub> = 20 pF | 3 V             |     | 50  | 75  | ns   |





Figure 5-18. SPI Master Mode, CKPH = 0



Figure 5-19. SPI Master Mode, CKPH = 1





Figure 5-20. SPI Slave Mode, CKPH = 0



Figure 5-21. SPI Slave Mode, CKPH = 1



# 5.25 USCI (I<sup>2</sup>C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-22)

|                     | PARAMETER                              | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------|------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency             | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty Cycle = 50% ±10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                    |                                                                  | 2.2 V, 3 V      | 0   |     | 400                 | kHz  |
|                     | Hold time (repeated) CTART             | f <sub>SCL</sub> ≤ 100 kHz                                       | 2.2 V, 3 V      | 4   |     |                     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6 |     |                     | μs   |
|                     | Cotun time for a repeated CTART        | f <sub>SCL</sub> ≤ 100 kHz                                       | 2.2 V, 3 V      | 4.7 |     |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                       | 2.2 V, 3 V      | 0.6 |     |                     | μs   |
| $t_{HD,DAT}$        | Data hold time                         |                                                                  | 2.2 V, 3 V      | 0   |     |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                        |                                                                  | 2.2 V, 3 V      | 250 |     |                     | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                    |                                                                  | 2.2 V, 3 V      | 4   |     |                     | μs   |
| <b>t</b>            | Pulse duration of spikes suppressed by |                                                                  | 2.2 V           | 50  | 150 | 600                 |      |
| t <sub>SP</sub>     | input filter                           |                                                                  | 3 V             | 50  | 100 | 600                 | ns   |



Figure 5-22. I<sup>2</sup>C Mode Timing

#### 5.26 **USART1**

|                                   | PARAMETER              | TEST CONDITIONS                              | MIN | TYP | MAX | UNIT |
|-----------------------------------|------------------------|----------------------------------------------|-----|-----|-----|------|
| $t_{(\tau)}$ USART1 deglitch time | LICADTA deglitab time  | V <sub>CC</sub> = 2.2 V, SYNC = 0, UART mode | 200 | 430 | 800 | 20   |
|                                   | OSART L degliteri time | V <sub>CC</sub> = 3 V, SYNC = 0, UART mode   | 150 | 280 | 500 | ns   |

<sup>(1)</sup> The signal applied to the USART1 receive signal (terminal) (URXD1) must meet the timing requirements of  $t_{(\tau)}$  to ensure that the URXS flip-flop is set. The URXS flip-flop is set with negative pulses that meet the minimum-timing condition of  $t_{(\tau)}$ . The operating conditions to set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the URXD1 line.



#### 5.27 12-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                        | PARAMETER                                                              | TEST CONDITIONS                                                                                                                                    |                         | MIN | TYP  | MAX               | UNIT |
|------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|-------------------|------|
| AV <sub>CC</sub>       | Analog supply voltage                                                  | $AV_{CC}$ and $DV_{CC}$ are connected together, $AV_{SS}$ and $DV_{SS}$ are connected together, $V_{(AVSS)} = V_{(DVSS)} = 0 \text{ V}$            |                         | 2.2 |      | 3.6               | ٧    |
| V <sub>(P6.x/Ax)</sub> | Analog input voltage range <sup>(2)</sup>                              | All external Ax terminals, Analog inputs selected in ADC12MCTLx register, P6Sel.x = 1, $V_{\text{(AVCC)}} \le V_{\text{Ax}} \le V_{\text{(AVCC)}}$ |                         | 0   |      | V <sub>AVCC</sub> | V    |
|                        | Operating supply current into AV <sub>CC</sub> terminal <sup>(3)</sup> | f <sub>ADC12CLK</sub> = 5.0 MHz,                                                                                                                   | V <sub>CC</sub> = 2.2 V |     | 0.65 | 1.3               |      |
| I <sub>ADC12</sub>     |                                                                        | ADC12ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC12DIV = 0                                                                                        | V <sub>CC</sub> = 3 V   |     | 8.0  | 1.6               | mA   |
|                        | Operating supply current into                                          | f <sub>ADC12CLK</sub> = 5.0 MHz,<br>ADC12ON = 0, REFON = 1, REF2_5V = 1                                                                            | $V_{CC} = 3 V$          |     | 0.5  | 0.8               |      |
| I <sub>REF+</sub>      | AV <sub>CC</sub> terminal <sup>(4)</sup>                               | $f_{ADC12CLK} = 5.0 \text{ MHz},$                                                                                                                  | V <sub>CC</sub> = 2.2 V |     | 0.5  | 0.8               | mA   |
|                        |                                                                        | ADC12ON = 0, REFON = 1, REF2_5V = 0                                                                                                                | $V_{CC} = 3 V$          |     | 0.5  | 0.8               |      |
| C <sub>I</sub>         | Input capacitance                                                      | Only one terminal can be selected at one time, Ax                                                                                                  | V <sub>CC</sub> = 2.2 V |     |      | 40                | pF   |
| R <sub>I</sub>         | Input MUX ON resistance                                                | $0 \text{ V} \leq V_{Ax} \leq V_{AVCC}$                                                                                                            | V <sub>CC</sub> = 3 V   |     |      | 2000              | Ω    |

- (1) The leakage current is defined in the leakage current table with Ax parameter.
- (2) The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub> for valid conversion results.
- (3) The internal reference supply current is not included in current consumption parameter I<sub>ADC12</sub>.
- (4) The internal reference current is supplied from terminal AV<sub>CC</sub>. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.

#### 5.28 12-Bit ADC, External Reference

|                                                                  | PARAMETER                                     | TEST CONDITIONS                                                |                              | MIN | TYP MAX           | UNIT |
|------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------|------------------------------|-----|-------------------|------|
| Ve <sub>REF+</sub>                                               | Positive external reference voltage input     | Ve <sub>REF+</sub> > V <sub>REF-</sub> /Ve <sub>REF-</sub> (2) |                              | 1.4 | $V_{AVCC}$        | V    |
| V <sub>REF</sub> _/Ve <sub>REF</sub> _                           | Negative external reference voltage input     | Ve <sub>REF+</sub> > V <sub>REF-</sub> /Ve <sub>REF-</sub> (3) |                              | 0   | 1.2               | V    |
| (Ve <sub>REF+</sub> -<br>V <sub>REF-</sub> /Ve <sub>REF-</sub> ) | Differential external reference voltage input | Ve <sub>REF+</sub> > V <sub>REF-</sub> /Ve <sub>REF-</sub> (4) |                              | 1.4 | V <sub>AVCC</sub> | V    |
| I <sub>VeREF+</sub>                                              | Input leakage current                         | 0 V ≤ Ve <sub>REF+</sub> ≤ V <sub>AVCC</sub>                   | V <sub>CC</sub> = 2.2 V, 3 V |     | ±1                | μΑ   |
| I <sub>VREF-/VeREF-</sub>                                        | Input leakage current                         | 0 V ≤ Ve <sub>REF</sub> ≤ V <sub>AVCC</sub>                    | V <sub>CC</sub> = 2.2 V, 3 V |     | ±1                | μΑ   |

- (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- (3) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (4) The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.



#### 5.29 12-Bit ADC, Built-In Reference

| PARAMETER              |                                                                      | TEST CONDITIONS                                                                                                                                |                              | MIN  | TYP | MAX  | UNIT   |
|------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-----|------|--------|
| V <sub>REF+</sub>      | Positive built in reference voltage output                           | REF2_5V = 1 for 2.5 V,<br>$I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                  | V <sub>CC</sub> = 3 V        | 2.4  | 2.5 | 2.6  | V      |
|                        |                                                                      | REF2_5V = 0 for 1.5 V,<br>$I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                  | V <sub>CC</sub> = 2.2 V, 3 V | 1.44 | 1.5 | 1.56 |        |
| AV <sub>CC(min)</sub>  | AV <sub>CC</sub> minimum voltage, Positive built in reference active | REF2_5V = 0, $I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                               |                              | 2.2  |     |      |        |
|                        |                                                                      | REF2_5V = 1, $I_{VREF+}$ min $\geq I_{VREF+} \geq -0.5$ mA                                                                                     |                              | 2.8  |     |      | V      |
|                        |                                                                      | REF2_5V = 1, $I_{VREF+}$ min $\geq I_{VREF+} \geq -1$ mA                                                                                       |                              | 2.9  |     |      |        |
| I <sub>VREF+</sub>     | Load current out of V <sub>REF+</sub> terminal                       |                                                                                                                                                | V <sub>CC</sub> = 2.2 V      | 0.01 |     | -0.5 | mA     |
|                        |                                                                      |                                                                                                                                                | V <sub>CC</sub> = 3 V        | 0.01 |     | -1   |        |
| I <sub>L(VREF+)</sub>  | Load-current regulation, V <sub>REF+</sub> terminal                  | I <sub>VREF+</sub> = 500 μA ±100 μA,<br>Analog input voltage ≈ 0.75 V,<br>REF2_5V = 0                                                          | V <sub>CC</sub> = 2.2 V      |      |     | ±2   | - LSB  |
|                        |                                                                      |                                                                                                                                                | V <sub>CC</sub> = 3 V        |      |     | ±2   |        |
|                        |                                                                      | $I_{VREF+}$ = 500 μA ±100 μA,<br>Analog input voltage ≈ 1.25 V,<br>REF2_5V = 1                                                                 | V <sub>CC</sub> = 3 V        |      |     | ±2   |        |
| I <sub>DL(VREF+)</sub> | Load current regulation, VREF+ terminal                              | $I_{VREF+}$ = 100 μA $\rightarrow$ 900 μA,<br>$C_{VREF+}$ = 5 μF, Ax ≈ 0.5 x V <sub>REF+</sub> ,<br>Error of conversion result ≤ 1 LSB         | V <sub>CC</sub> = 3 V        |      |     | 20   | ns     |
| C <sub>VREF+</sub>     | Capacitance at pin V <sub>REF+</sub> <sup>(1)</sup>                  | REFON = 1,<br>$0 \text{ mA} \le I_{VREF+} \le I_{VREF+} \text{max}$                                                                            | V <sub>CC</sub> = 2.2 V, 3 V | 5    | 10  |      | μF     |
| T <sub>REF+</sub>      | Temperature coefficient of built-<br>in reference                    | $I_{VREF+}$ is a constant in the range of 0 mA $\leq$ $I_{VREF+} \leq$ 1 mA                                                                    | V <sub>CC</sub> = 2.2 V, 3 V |      |     | ±100 | ppm/°C |
| t <sub>REFON</sub>     | Settling time of internal reference voltage (see Figure 5-23 ) (2)   | $\begin{split} I_{VREF+} &= 0.5 \text{ mA, } C_{VREF+} = 10  \mu\text{F,} \\ V_{REF+} &= 1.5 \text{ V, } V_{AVCC} = 2.2 \text{ V} \end{split}$ |                              |      |     | 17   | ms     |

<sup>(1)</sup> The internal buffer operational amplifier and the accuracy specifications require an external capacitor. All INL and DNL tests uses two capacitors between pins V<sub>REF+</sub> and AV<sub>SS</sub> and V<sub>REF-</sub>/Ve<sub>REF-</sub> and AV<sub>SS</sub>: 10-µF tantalum and 100-nF ceramic.

<sup>(2)</sup> The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load.



Figure 5-23. Typical Settling Time of Internal Reference t<sub>REFON</sub> vs External Capacitor on V<sub>REF+</sub>



Figure 5-24. Supply Voltage and Reference Voltage Design V<sub>REF</sub>\_/Ve<sub>REF</sub>\_ External Supply



Figure 5-25. Supply Voltage and Reference Voltage Design V<sub>REF</sub>\_/Ve<sub>REF</sub>\_ = AV<sub>SS</sub>, Internally Connected



# 5.30 12-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P                     | ARAMETER                        | TEST CONDITIONS                                                                                       | V <sub>cc</sub> | MIN  | TYP                                        | MAX  | UNIT |
|-----------------------|---------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|------|--------------------------------------------|------|------|
| f <sub>ADC12CLK</sub> |                                 | For specified performance of ADC12 linearity parameters                                               | 2.2 V, 3 V      | 0.45 | 5                                          | 6.3  | MHz  |
| f <sub>ADC12OSC</sub> | Internal ADC12 oscillator       | ADC12DIV = 0,<br>f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub>                                        | 2.2 V, 3 V      | 3.7  | 5                                          | 6.3  | MHz  |
|                       |                                 | $C_{VREF+} \ge 5 \mu F$ , Internal oscillator,<br>$f_{ADC12OSC} = 3.7 \text{ MHz}$ to 6.3 MHz         | 2.2 V, 3 V      | 2.06 |                                            | 3.51 |      |
| tCONVERT              | Conversion time                 | External f <sub>ADC12CLK</sub> from ACLK, MCLK, or SMCLK, ADC12SSEL ≠ 0                               |                 |      | 13 × ADC12DIV<br>× 1/f <sub>ADC12CLK</sub> |      | μs   |
| t <sub>ADC12ON</sub>  | Turnon settling time of the ADC | (1)                                                                                                   |                 |      |                                            | 100  | ns   |
|                       | Compling time                   | $R_S = 400 \ \Omega, R_I = 1000 \ \Omega,$                                                            | 3 V             | 1220 |                                            |      |      |
| t <sub>Sample</sub>   | Sampling time                   | $R_{S} = 400 \ \Omega, R_{I} = 1000 \ \Omega,$<br>$C_{I} = 30pF, \ \tau = [RS + RI] \times C_{I}$ (2) | 2.2 V           | 1400 |                                            |      | ns   |

The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

# 5.31 12-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                                       | V <sub>cc</sub> | MIN TY | P MAX | UNIT |
|----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-------|------|
| Eı             | Integral linearity           | $1.4 \text{ V} \le (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}) \text{ min } \le 1.6 \text{ V}$                                                                                                                                                                                         | 2.2 V, 3 V      |        | ±2    | LSB  |
| <u>-</u>       | error                        | $1.6 \text{ V} < (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}) \text{ min } \leq [\text{V}_{\text{AVCC}}]$                                                                                                                                                                               | 2.2 V, 3 V      |        | ±1.7  | LOD  |
| E <sub>D</sub> | Differential linearity error | $ \begin{array}{l} (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}) \text{ min} \leq (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}), \\ C_{\text{VREF+}} = 10 \ \mu\text{F} \ (\text{tantalum}) \ \text{and} \ 100 \ \text{nF} \ (\text{ceramic}) \end{array} $ | 2.2 V, 3 V      |        | ±1    | LSB  |
| Eo             | Offset error                 | $(Ve_{REF+} - V_{REF-}/Ve_{REF-})$ min ≤ $(Ve_{REF+} - V_{REF-}/Ve_{REF-})$ , Internal impedance of source RS < 100 Ω, $C_{VREF+} = 10 \ \mu F$ (tantalum) and 100 nF (ceramic)                                                                                                                                       | 2.2 V, 3 V      | ±      | 2 ±4  | LSB  |
| E <sub>G</sub> | Gain error                   | $ \begin{array}{l} (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}) \text{min} \leq (\text{Ve}_{\text{REF+}} - \text{V}_{\text{REF-}}/\text{Ve}_{\text{REF-}}), \\ \text{$C_{\text{VREF+}}$ = 10 $\mu$F (tantalum) and 100 nF (ceramic)} \end{array} $                                      | 2.2 V, 3 V      | ±1.    | 1 ±2  | LSB  |
| E <sub>T</sub> | Total unadjusted error       |                                                                                                                                                                                                                                                                                                                       | 2.2 V, 3 V      | ±      | 2 ±5  | LSB  |

<sup>(2)</sup> Approximately ten Tau ( $\tau$ ) are needed to get an error of less than  $\pm 0.5$  LSB:  $t_{Sample} = ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800$  ns where n = ADC resolution = 12,  $R_S =$  external source resistance.



# 5.32 12-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                     | TEST CONDITIONS                            | V <sub>cc</sub> | MIN  | TYP      | MAX        | UNIT  |
|---------------------------|-----------------------------------------------|--------------------------------------------|-----------------|------|----------|------------|-------|
|                           | Operating supply current                      | REFON = 0, INCH = 0Ah,                     | 2.2 V           |      | 40       | 120        |       |
| ISENSOR                   | into AV <sub>CC</sub> terminal <sup>(1)</sup> | ADC12ON = N/A, $T_A = 25$ °C               | 3 V             |      | 60       | 160        | μA    |
| V <sub>SENSOR</sub>       | (2)                                           | ADC12ON = 1, INCH = 0Ah,<br>$T_A = 0$ °C   | 2.2 V, 3 V      |      | 986      |            | mV    |
| TC <sub>SENSOR</sub>      |                                               | ADC12ON = 1, INCH = 0Ah                    | 2.2 V, 3 V      |      | 3.55 ±3% |            | mV/°C |
| 4                         | Sample time required if                       | ADC12ON = 1, INCH = 0Ah,                   | 2.2 V           | 30   |          |            |       |
| tSENSOR(sample)           | channel 10 is selected (3)                    | Error of conversion result ≤ 1 LSB         | 3 V             | 30   |          |            | μs    |
|                           | Current into divider at                       | ADC12ON = 1, INCH = 0Bh                    | 2.2 V           |      |          | N/A (4)    |       |
| IVMID                     | channel 11 <sup>(4)</sup>                     | ADC 12ON = 1, INCH = 0BIT                  | 3 V             |      |          | N/A (4)    | μA    |
| V                         | AV divider et channel 11                      | ADC12ON = 1, INCH = 0Bh,                   | 2.2 V           |      | 1.1      | 1.1 ±0.04  | V     |
| $V_{MID}$                 | AV <sub>CC</sub> divider at channel 11        | V <sub>MID</sub> ≈ 0.5 × V <sub>AVCC</sub> | 3 V             |      | 1.5      | 1.50 ±0.04 | V     |
|                           | Sample time required if                       | ADC12ON = 1, INCH = 0Bh,                   | 2.2 V           | 1400 |          |            | ne    |
| t <sub>VMID(sample)</sub> | channel 11 is selected (5)                    | Error of conversion result ≤ 1 LSB         | 3 V             | 1220 |          |            | ns    |

<sup>(1)</sup> The sensor current I<sub>SENSOR</sub> is consumed if (ADC12ON = 1 and REFON = 1), or (ADC12ON = 1 AND INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is already included in I<sub>REF+</sub>.

(4) No additional current is needed. The V<sub>MID</sub> is used during sampling.

### 5.33 12-Bit DAC, Supply Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                             | TEST CONDITIONS                                                                                                                              | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| AV <sub>CC</sub> | Analog supply voltage                                                 | $AV_{CC} = DV_{CC}$ , $AV_{SS} = DV_{SS} = 0 V$                                                                                              |                 | 2.20 |     | 3.60 | V    |
|                  |                                                                       | DAC12AMPx = 2, DAC12IR = 0,<br>DAC12_xDAT = 0800h                                                                                            |                 |      | 50  | 110  |      |
|                  | Supply ourrent single DAC                                             | $\label{eq:decomposition} \begin{split} DAC12AMPx &= 2,\ DAC12IR = 1,\\ DAC12\_xDAT &= 0800h,\\ Ve_{REF+} &= V_{REF+} = AV_{CC} \end{split}$ | 2.2 V, 3 V      |      | 50  | 110  |      |
| I <sub>DD</sub>  | I <sub>DD</sub> Supply current, single DAC channel <sup>(1)</sup> (2) | $\begin{aligned} &DAC12AMPx = 5,\ DAC12IR = 1,\\ &DAC12\_xDAT = 0800h,\\ &Ve_{REF+} = V_{REF+} = AV_{CC} \end{aligned}$                      |                 |      | 200 | 440  | μΑ   |
|                  |                                                                       | $\begin{aligned} &DAC12AMPx = 7,\ DAC12IR = 1,\\ &DAC12\_xDAT = 0800h,\\ &Ve_{REF+} = V_{REF+} = AV_{CC} \end{aligned}$                      |                 |      | 700 | 1500 |      |
| DCDD             | Power-supply rejection                                                | DAC12_xDAT = 800h, $V_{REF}$ = 1.5 V, $\Delta AV_{CC}$ = 100 mV                                                                              | 2.2 V           |      | 70  |      | dB   |
| PSRR             | ratio (3) (4)                                                         | DAC12_xDAT = 800h, $V_{REF}$ = 1.5 V or 2.5 V, $\Delta AV_{CC}$ = 100 mV                                                                     | 3 V             | 70   |     |      | uБ   |

<sup>(1)</sup> No load at the output pin, DAC12\_0 or DAC12\_1, assuming that the control bits for the shared pins are set properly.

3) PSRR =  $20 \times \log{\{\Delta AV_{CC}/\Delta V_{DAC12 \times OUT}\}}$ .

<sup>(2)</sup> The temperature sensor offset can be as much as ±20°C. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.

<sup>(3)</sup> The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>

<sup>(5)</sup> The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.

<sup>(2)</sup> Current into reference terminals not included. If DAC12IR = 1 current flows through the input divider; see Reference Input specifications.

<sup>(4)</sup> V<sub>REF</sub> is applied externally. The internal reference is not used.



### 5.34 12-Bit DAC, Linearity Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-26)

|                                   | PARAMETER                                             | TEST CONDITIONS                                          | V <sub>cc</sub> | MIN | TYP       | MAX  | UNIT             |
|-----------------------------------|-------------------------------------------------------|----------------------------------------------------------|-----------------|-----|-----------|------|------------------|
|                                   | Resolution                                            | 12-bit monotonic                                         |                 | 12  |           |      | bits             |
| INL                               | Integral nonlinearity <sup>(1)</sup>                  | V <sub>ref</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 2.2 V           |     | ±2.0      | ±8.0 | LSB              |
| IINL                              | integral nonlinearity V                               | $V_{ref} = 2.5 \text{ V},$<br>DAC12AMPx = 7, DAC12IR = 1 | 3 V             |     | ±2.0      | ±0.0 | LSB              |
| DNII                              | Differential popular exit. (1)                        | V <sub>ref</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 2.2 V           |     | ±0.4      | ±1.0 | LSB              |
| DNL                               | Differential nonlinearity (1)                         | $V_{ref} = 2.5 \text{ V},$ DAC12AMPx = 7, DAC12IR = 1    | 3 V             |     | ±0.4 ±1.0 |      | LOD              |
|                                   | Offset voltage without calibration <sup>(1)</sup> (2) | V <sub>ref</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 2.2 V           |     |           | . 24 |                  |
| _                                 | Offset voltage without campration (**)                | V <sub>ref</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 3 V             |     |           | ±21  | \/               |
| E <sub>O</sub>                    | 24 (1) (2)                                            | V <sub>ref</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 2.2 V           |     |           | 0.5  | mV               |
|                                   | Offset voltage with calibration (1) (2)               | V <sub>ref</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1  | 3 V             |     |           | ±2.5 |                  |
| d <sub>E(O)</sub> /d <sub>T</sub> | Offset error temperature coefficient <sup>(1)</sup>   |                                                          | 2.2 V, 3 V      |     | ±30       |      | μV/°C            |
| _                                 | Gain error <sup>(1)</sup>                             | V <sub>REF</sub> = 1.5 V                                 | 2.2 V           |     |           | .2.5 | %FSR             |
| $E_G$                             | Gain enorm                                            | V <sub>REF</sub> = 2.5 V                                 | 3 V             |     |           | ±3.5 | %FSR             |
| $d_{E(G)}/d_{T}$                  | Gain temperature coefficient <sup>(1)</sup>           |                                                          | 2.2 V, 3 V      |     | 10        |      | ppm of<br>FSR/°C |
|                                   |                                                       | DAC12AMPx = 2                                            |                 |     |           | 100  |                  |
| t <sub>Offset_Cal</sub>           | Time for offset calibration (3)                       | DAC12AMPx = 3, 5                                         | 2.2 V, 3 V      |     |           | 32   | 2 ms             |
|                                   |                                                       | DAC12AMPx = 4, 6, 7                                      |                 |     |           | 6    |                  |

<sup>(1)</sup> Parameters calculated from the best-fit curve from 0x0A to 0xFFF. The best-fit curve method is used to deliver coefficients "a" and "b" of the first order equation: y = a + b × x. V<sub>DAC12 xOUT</sub> = E<sub>O</sub> + (1 + E<sub>G</sub>) × (Ve<sub>REF+</sub>/4095) × DAC12\_xDAT, DAC12IR = 1.

<sup>(3)</sup> The offset calibration can be done if DAC12AMPx = {2, 3, 4, 5, 6, 7}. The output operational amplifier is switched off with DAC12AMPx = {0, 1}. TI recommends that the DAC12 module be configured before initiating calibration. Port activity during calibration may effect accuracy and is not recommended.



Figure 5-26. Linearity Test Load Conditions and Gain and Offset Definition

<sup>(2)</sup> The offset calibration works on the output operational amplifier. Offset calibration is triggered by setting bit DAC12CALON.



Figure 5-27. Typical INL Error vs Digital Input Data



Figure 5-28. Typical DNL Error vs Digital Input Data



#### 5.35 12-Bit DAC, Output Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                                                                                                                                | V <sub>CC</sub> | MIN                     | TYP | MAX       | UNIT |
|-------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|-----|-----------|------|
|                         | Output voltage range (see           | No load, $Ve_{REF+} = AV_{CC}$ , DAC12_xDAT = 0h, DAC12IR = 1, DAC12AMPx = 7                                                                   |                 | 0                       |     | 0.005     |      |
| Vo                      |                                     | No load, $Ve_{REF+} = AV_{CC}$ , DAC12_xDAT = 0FFFh, DAC12IR = 1, DAC12AMPx = 7                                                                | 2.2 V, 3 V      | AV <sub>CC</sub> - 0.05 |     | $AV_{CC}$ | V    |
| VO                      | Figure 5-29) <sup>(1)</sup>         | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3~k\Omega,~Ve_{REF+} = AV_{CC},\\ DAC12\_xDAT = 0h,~DAC12IR = 1,\\ DAC12AMPx = 7 \end{array}$    | 2.2 V, 3 V      | 0                       |     | 0.1       | V    |
|                         |                                     | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3~k\Omega,~Ve_{REF+} = AV_{CC},\\ DAC12\_xDAT = 0FFFh,~DAC12IR = 1,\\ DAC12AMPx = 7 \end{array}$ |                 | AV <sub>CC</sub> - 0.13 |     | $AV_CC$   |      |
| C <sub>L(DAC12)</sub>   | Max DAC12 load capacitance          |                                                                                                                                                | 2.2 V, 3 V      |                         |     | 100       | pF   |
|                         | Max DAC12 load current              |                                                                                                                                                | 2.2 V           | -0.5                    |     | +0.5      | mA   |
| I <sub>L(DAC12)</sub>   | Max DAC12 load current              |                                                                                                                                                | 3 V             | -1.0                    |     | +1.0      | mA   |
|                         |                                     | $R_{Load} = 3 \text{ k}\Omega, V_{O/P(DAC12)} < 0.3 \text{ V}, \\ DAC12AMPx = 2, DAC12\_xDAT = 0h$                                             |                 |                         | 150 | 250       |      |
| R <sub>O/P(DAC12)</sub> | Output resistance (see Figure 5-29) | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3 \ k\Omega, \\ V_{O/P(DAC12)} > AV_{CC} - 0.3 \ V, \\ DAC12\_xDAT = 0FFFh \end{array}$          | 2.2 V, 3 V      |                         | 150 | 250       | Ω    |
|                         |                                     | $ \begin{aligned} R_{Load} &= 3 \text{ k}\Omega, \\ 0.3 \text{ V} &\leq V_{O/P(DAC12)} \leq AV_{CC} - 0.3 \text{ V} \end{aligned} $            |                 |                         | 1   | 4         |      |

(1) Data is valid after the offset calibration of the output amplifier.



Figure 5-29. DAC12\_x Output Resistance Tests

#### 5.36 12-Bit DAC, Reference Input Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                  | TEST CONDITIONS                                                                 | V <sub>CC</sub> | MIN | TYP                 | MAX             | UNIT     |
|-------------------------|----------------------------|---------------------------------------------------------------------------------|-----------------|-----|---------------------|-----------------|----------|
| \/o                     | Reference input voltage    | DAC12IR = $0^{(1)}$ (2)                                                         | 2.2 V, 3 V      |     | AV <sub>CC</sub> /3 | $AV_{CC} + 0.2$ | <b>V</b> |
| Ve <sub>REF+</sub>      | range                      | DAC12IR = 1 <sup>(3)</sup> (4)                                                  | 2.2 V, 3 V      |     | $AV_{CC}$           | $AV_{CC} + 0.2$ | V        |
|                         |                            | DAC12_0 IR = DAC12_1 IR = 0                                                     |                 | 20  |                     |                 | МΩ       |
|                         | Reference input resistance | DAC12_0 IR = 1, DAC12_1 IR = 0                                                  | 2.2 V, 3 V      | 40  | 48                  | 56              |          |
| Ri <sub>(VREF+)</sub> , |                            | DAC12_0 IR = 0, DAC12_1 IR = 1                                                  |                 | 40  | 40                  | 50              |          |
| (Ri <sub>(VeREF+)</sub> |                            | DAC12_0 IR = DAC12_1 IR = 1,<br>DAC12_0 SREFx = DAC12_1<br>SREFx <sup>(5)</sup> |                 | 20  | 24                  | 28              | kΩ       |

- For a full-scale output, the reference input voltage can be as high as 1/3 of the maximum output voltage swing (AV<sub>CC</sub>).
- The maximum voltage applied at reference input voltage terminal  $Ve_{REF+} = [AV_{CC} V_{E(O)}] / [3 \times (1 + E_G)]$ .
- For a full-scale output, the reference input voltage can be as high as the maximum output voltage swing (AV<sub>CC</sub>).
- The maximum voltage applied at reference input voltage terminal  $V_{\text{REF+}} = [AV_{\text{CC}} V_{\text{E(0)}}] / (1 + E_{\text{G}})$ . When DAC12IR = 1 and DAC12SREFx = 0 or 1 for both channels, the reference input resistive dividers for each DAC are in parallel reducing the reference input resistance.



# 5.37 12-Bit DAC, Dynamic Specifications

 $V_{ref} = V_{CC}$ , DAC12IR = 1, over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-30 and Figure 5-31)

|                     | PARAMETER                   | TEST C                                                                   | CONDITIONS                              | V <sub>CC</sub> | MIN  | TYP  | MAX | UNIT |
|---------------------|-----------------------------|--------------------------------------------------------------------------|-----------------------------------------|-----------------|------|------|-----|------|
|                     |                             | DAC12 xDAT = 800h,                                                       | DAC12AMPx = $0 \rightarrow \{2, 3, 4\}$ |                 |      | 60   | 120 |      |
| t <sub>ON</sub>     | DAC12 on time               | Error <sub>V(O)</sub> < $\pm 0.5 \text{ LSB}^{(1)}$<br>(see Figure 5-30) | $DAC12AMPx = 0 \to \{5, 6\}$            | 2.2 V, 3 V      |      | 15   | 30  | μs   |
|                     |                             |                                                                          | $DAC12AMPx = 0 \to 7$                   |                 |      | 6    | 12  |      |
|                     |                             |                                                                          | DAC12AMPx = 2                           |                 |      | 100  | 200 |      |
| t <sub>S(FS)</sub>  | Settling time, full scale   | DAC12_xDAT = 80h→F7Fh→80h                                                | DAC12AMPx = 3,5                         | 2.2 V, 3 V      |      | 40   | 80  | μs   |
|                     |                             | 0011 71 71 71 70011                                                      | DAC12AMPx = 4, 6, 7                     |                 |      | 15   | 30  |      |
|                     |                             | DAC12 xDAT =                                                             | DAC12AMPx = 2                           | 2.2 V, 3 V      |      | 5    |     | μѕ   |
| t <sub>S(C-C)</sub> | Settling time, code to code | 3F8h→408h→3F8h<br>BF8h→C08h→BF8h                                         | DAC12AMPx = 3,5                         |                 |      | 2    |     |      |
|                     |                             |                                                                          | DAC12AMPx = $4, 6, 7$                   |                 |      | 1    |     |      |
|                     |                             |                                                                          | DAC12AMPx = 2                           |                 | 0.05 | 0.12 |     |      |
| SR                  | Slew rate                   | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h^{(2)}$                | DAC12AMPx = 3,5                         | 2.2 V, 3 V      | 0.35 | 0.7  |     | V/µs |
|                     |                             | 0011 71 71 71 70011                                                      | DAC12AMPx = 4, 6, 7                     |                 | 1.5  | 2.7  |     | 1    |
|                     |                             |                                                                          | DAC12AMPx = 2                           | 2.2 V, 3 V      |      | 600  |     | nV-s |
|                     | Glitch energy, full-scale   | DAC12_xDAT = 80h→F7Fh→80h                                                | DAC12AMPx = 3,5                         |                 |      | 150  |     |      |
|                     |                             | 0011 71 11 70011                                                         | DAC12AMPx = $4, 6, 7$                   |                 |      | 30   |     |      |

- (1) R<sub>Load</sub> and C<sub>Load</sub> connected to AV<sub>SS</sub> (not AV<sub>CC</sub>/2) in Figure 5-30.
- (2) Slew rate applies to output voltage steps ≥ 200 mV.



Figure 5-30. Settling Time and Glitch Energy Testing



Figure 5-31. Slew Rate Testing



# 5.38 12-Bit DAC, Dynamic Specifications Continued

 $T_A = 25$ °C (unless otherwise noted)

|                    | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                                                                    | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                    |                                                                                            | DAC12AMPx = {2, 3, 4}, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                                                           |                 | 40  |     |     |      |
| BW <sub>-3dB</sub> | 3-dB bandwidth,<br>$V_{DC} = 1.5 \text{ V}, V_{AC} = 0.1 \text{ VPP}$<br>(see Figure 5-32) | DAC12AMPx = {5, 6}, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                                                              | 2.2 V, 3 V      | 180 |     |     | kHz  |
|                    | (See Figure 3-32)                                                                          | DAC12AMPx = 7, DAC12SREFx = 2,<br>DAC12IR = 1, DAC12_xDAT = 800h                                                                                                   |                 | 550 |     |     |      |
|                    | Channel-to-channel                                                                         | DAC12_0DAT = 800h, No Load, DAC12_1DAT = 80h $\leftrightarrow$ F7Fh, R <sub>Load</sub> = 3 k $\Omega$ f <sub>DAC12_1OUT</sub> = 10 kHz at 50/50 duty cycle         | 2.2 V. 3 V      |     | -80 |     | dB   |
|                    | crosstalk<br>(see Figure 5-33) <sup>(1)</sup>                                              | DAC12_0DAT = $80h \leftrightarrow F7Fh$ , $R_{Load} = 3 k\Omega$ , DAC12_1DAT = $800h$ , No Load, $f_{DAC12\_0OUT} = 10 \text{ kHz}$ at $50/50 \text{ duty cycle}$ | 2.2 V, 3 V      |     | -80 |     | uБ   |

(1)  $R_{LOAD} = 3 \text{ k}\Omega$ ,  $C_{LOAD} = 100 \text{ pF}$ 



Figure 5-32. Test Conditions for 3-dB Bandwidth Specification



Figure 5-33. Crosstalk Test Conditions



# 5.39 Operational Amplifier OA, Supply Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|-------------------------------------------------|-----------------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage                |                                                 |                 | 2.2 |     | 3.6 | V    |
|                 |                               | Fast Mode, OARRIP = 1 (rail-to-rail mode off)   |                 |     | 180 | 290 |      |
|                 |                               | Medium Mode, OARRIP = 1 (rail-to-rail mode off) |                 |     | 110 | 190 |      |
|                 | C                             | Slow Mode, OARRIP = 1 (rail-to-rail mode off)   | 001/01/         |     | 50  | 80  |      |
| I <sub>CC</sub> | Supply current <sup>(1)</sup> | Fast Mode, OARRIP = 0 (rail-to-rail mode on)    | 2.2 V, 3 V      |     | 300 | 490 | μA   |
|                 |                               | Medium Mode, OARRIP = 0 (rail-to-rail mode on)  |                 |     | 190 | 350 |      |
|                 |                               | Slow Mode, OARRIP = 0 (rail-to-rail mode on)    |                 |     | 90  | 190 |      |
| PSRR            | Power supply rejection ratio  | Noninverting                                    | 2.2 V, 3 V      |     | 70  |     | dB   |

<sup>(1)</sup> P6SEL.x = 1 for each corresponding pin when used in OA input or OA output mode.

# 5.40 Operational Amplifier OA, Input/Output Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                     | TEST CO                                                                                                                               | NDITIONS                                    | V <sub>cc</sub> | MIN                   | TYP  | MAX                   | UNIT               |
|------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------|-----------------------|------|-----------------------|--------------------|
| \ /                    | Valta da accepto I/D                          | OARRIP = 1 (rail-                                                                                                                     | to-rail mode off)                           |                 | -0.1                  |      | V <sub>CC</sub> – 1.2 | V                  |
| $V_{I/P}$              | Voltage supply, I/P                           | OARRIP = 0 (rail-                                                                                                                     | to-rail mode on)                            |                 | -0.1                  |      | V <sub>CC</sub> + 0.1 | V                  |
|                        | 1(1) (2)                                      | $T_A = -40 \text{ to } +55^{\circ}\text{C}$                                                                                           |                                             |                 | -5                    | ±0.5 | 5                     | - Δ                |
| I <sub>Ikg</sub>       | Input leakage current, I/P <sup>(1)</sup> (2) | $T_A = +55 \text{ to } +85^{\circ}\text{C}$                                                                                           | C                                           |                 | -20                   | ±5   | 20                    | nA                 |
|                        |                                               | Fast Mode                                                                                                                             |                                             |                 |                       | 50   |                       |                    |
|                        |                                               | Medium Mode                                                                                                                           | $f_{V(I/P)} = 1 \text{ kHz}$                |                 |                       | 80   |                       |                    |
| $V_n$                  | Voltage noise density, I/P                    | Slow Mode                                                                                                                             |                                             |                 |                       | 140  |                       | nV/√ <del>HZ</del> |
| ٧n                     | Voltage Holse defisity, I/I                   | Fast Mode                                                                                                                             |                                             |                 |                       | 30   |                       | 110/ 1112          |
|                        |                                               | Medium Mode                                                                                                                           | $f_{V(I/P)} = 10 \text{ kHz}$               |                 |                       | 50   |                       |                    |
|                        |                                               | Slow Mode                                                                                                                             |                                             |                 |                       | 65   |                       |                    |
| V <sub>IO</sub>        | Offset voltage, I/P                           |                                                                                                                                       | -                                           | 2.2 V, 3 V      |                       |      | ±10                   | mV                 |
|                        | Offset temperature drift, I/P                 | (3)                                                                                                                                   |                                             | 2.2 V, 3 V      |                       | ±10  |                       | μV/°C              |
|                        | Offset voltage drift with supply, I/P         | $0.3 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}}$ $\Delta \text{V}_{\text{CC}} \leq \pm 10\%, \text{ T}_{\text{A}}$ |                                             | 2.2 V, 3 V      |                       |      | ±1.5                  | mV/V               |
| \ /                    | High level systems walters C/D                | Fast Mode, I <sub>SOUR</sub>                                                                                                          | <sub>CE</sub> ≤ –500 µA                     | 2.2 V           | V <sub>CC</sub> - 0.2 |      | V <sub>CC</sub>       | V                  |
| V <sub>OH</sub>        | High-level output voltage, O/P                | Slow Mode, I <sub>SOUR</sub>                                                                                                          | <sub>RCE</sub> ≤ -150 µA                    | 3 V             | V <sub>CC</sub> - 0.1 |      | V <sub>CC</sub>       | V                  |
| V                      | Low-level output voltage, O/P                 | Fast Mode, I <sub>SOUR</sub>                                                                                                          | <sub>CE</sub> ≤ +500 µA                     | 2.2 V           | $V_{SS}$              |      | 0.2                   | V                  |
| $V_{OL}$               | Low-level output voltage, O/F                 | Slow Mode, I <sub>SOUR</sub>                                                                                                          | <sub>RCE</sub> ≤ +150 µA                    | 3 V             | $V_{SS}$              |      | 0.1                   | V                  |
|                        |                                               | $R_{Load} = 3 \text{ k}\Omega, C_{Lo}$<br>OARRIP = 0  (rail-<br>$V_{O/P(OAx)} < 0.2 \text{ V}$                                        | <sub>ad</sub> = 50 pF,<br>to-rail mode on), |                 |                       | 150  | 250                   |                    |
| R <sub>O/P (OAx)</sub> | Output resistance (see Figure 5-34) (4)       | $R_{Load} = 3 \text{ k}\Omega, C_{Lo}$<br>OARRIP = 0  (rail-<br>$V_{O/P(OAx)} > AV_{CC}$                                              | to-rail mode on),                           | 2.2 V, 3 V      |                       | 150  | 250                   | Ω                  |
|                        | F                                             | $R_{Load} = 3 \text{ k}\Omega, C_{Lo}$<br>OARRIP = 0  (rail-<br>$0.2 \text{ V} \leq V_{O/P(OAx)}$                                     | to-rail mode on),                           |                 |                       | 0.1  | 4                     |                    |
| CMRR                   | Common-mode rejection ratio                   | Noninverting                                                                                                                          |                                             | 2.2 V, 3 V      |                       | 70   |                       | dB                 |

<sup>(1)</sup> ESD damage can degrade input current leakage.

<sup>(2)</sup> The input bias current is overridden by the input leakage current.

<sup>3)</sup> Calculated using the box method.

<sup>(4)</sup> Specification valid for voltage-follower OAx configuration.





Figure 5-34. OAx Output Resistance Tests

# 5.41 Operational Amplifier OA, Dynamic Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER              | TEST CONDITIONS                                                                | V <sub>CC</sub> | MIN TY | P MAX | UNIT |
|----------------------|------------------------|--------------------------------------------------------------------------------|-----------------|--------|-------|------|
|                      |                        | Fast Mode                                                                      |                 | 1      | 2     |      |
| SR                   | Slew rate              | Medium Mode                                                                    |                 | 0      | 8     | V/µs |
|                      |                        | Slow Mode                                                                      |                 | 0      | 3     |      |
|                      | Open-loop voltage gain |                                                                                |                 | 10     | 0     | dB   |
| φ <b>m</b>           | Phase margin           | C <sub>L</sub> = 50 pF                                                         |                 | 6      | 0     | deg  |
|                      | Gain margin            | C <sub>L</sub> = 50 pF                                                         |                 | 2      | 0     | dB   |
|                      | Gain-bandwidth product | Noninverting, Fast Mode, $R_L = 47 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$    |                 | 2      | 2     |      |
| GBW                  | (see Figure 5-35 and   | Noninverting, Medium Mode, $R_1 = 300 \text{ k}\Omega$ , $C_1 = 50 \text{ pF}$ | 2.2 V, 3 V      | 1      | 4     | MHz  |
|                      | Figure 5-36)           | Noninverting, Slow Mode, $R_L = 300 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$   |                 | 0      | 5     |      |
| t <sub>en(on)</sub>  | Enable time on         | t <sub>on</sub> , Noninverting, Gain = 1                                       | 2.2 V, 3 V      | 1      | 0 20  | μs   |
| t <sub>en(off)</sub> | Enable time off        |                                                                                | 2.2 V, 3 V      |        | 1     | μs   |

# 5.42 Operational Amplifier OA, Typical Characteristics





# 5.43 Operational Amplifier OA Feedback Network, Noninverting Amplifier Mode (OAFCx = 4)

over recommended operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                      | TEST CONDITIONS | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|---------------------|------------------------------------------------|-----------------|-----------------|-------|-------|-------|------|
|                     |                                                | OAFBRx = 0      |                 | 0.996 | 1.00  | 1.002 |      |
|                     |                                                | OAFBRx = 1      |                 | 1.329 | 1.334 | 1.340 |      |
|                     |                                                | OAFBRx = 2      |                 | 1.987 | 2.001 | 2.016 |      |
| 0                   | Cair                                           | OAFBRx = 3      | 2.2 V, 3 V      | 2.64  | 2.667 | 2.70  |      |
| G                   | Gain                                           | OAFBRx = 4      |                 | 3.93  | 4.00  | 4.06  |      |
|                     |                                                | OAFBRx = 5      |                 | 5.22  | 5.33  | 5.43  |      |
|                     |                                                | OAFBRx = 6      |                 | 7.76  | 7.97  | 8.18  |      |
|                     |                                                | OAFBRx = 7      |                 | 15.0  | 15.8  | 16.6  |      |
| TUD                 | Total harmonia distortion and nonlinearity     | All going       | 2.2 V           |       | -60   |       | ٩D   |
| THD                 | THD Total harmonic distortion and nonlinearity | All gains       | 3 V             |       | -70   |       | dB   |
| t <sub>Settle</sub> | Settling time <sup>(1)</sup>                   | All power modes | 2.2 V, 3 V      |       | 7     | 12    | μs   |

<sup>(1)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.

# 5.44 Operational Amplifier OA Feedback Network, Inverting Amplifier Mode (OAFCx = 6)<sup>(1)</sup>

over recommended operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                  | TEST CONDITIONS | V <sub>cc</sub> | MIN     | TYP    | MAX     | UNIT   |  |
|---------------------|--------------------------------------------|-----------------|-----------------|---------|--------|---------|--------|--|
|                     | C                                          |                 | OAFBRx = 1      |         | -0.371 | -0.335  | -0.298 |  |
|                     |                                            | OAFBRx = 2      |                 | -1.031  | -1.002 | -0.972  |        |  |
|                     |                                            | OAFBRx = 3      |                 | -1.727  | -1.668 | -1.609  |        |  |
| G                   | Gain                                       | OAFBRx = 4      | 2.2 V, 3 V      | -3.142  | -3.00  | -2.856  |        |  |
|                     |                                            | OAFBRx = 5      |                 | -4.581  | -4.33  | -4.073  |        |  |
|                     |                                            | OAFBRx = 6      |                 | -7.529  | -6.97  | -6.379  |        |  |
|                     |                                            | OAFBRx = 7      |                 | -17.040 | -14.8  | -12.279 |        |  |
| THD                 | Total beaution and madinosity.             | All gains       | 2.2 V           |         | -60    |         | dB     |  |
| טווו                | Total harmonic distortion and nonlinearity | All gallis      | 3 V             |         | -70    |         | uБ     |  |
| t <sub>Settle</sub> | Settling time <sup>(2)</sup>               | All power modes | 2.2 V, 3 V      |         | 7      | 12      | μs     |  |

<sup>(1)</sup> This includes the two OA configuration "inverting amplifier with input buffer". Both OAs need to be set to the same power mode, OAPMx.

<sup>(2)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.



# 5.45 Flash Memory (FG461x Devices Only)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                | PARAMETER                                           | TEST<br>CONDITIONS  | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|--------------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub>     | Program and erase supply voltage                    |                     |                 | 2.7             |                 | 3.6 | ٧                |
| f <sub>FTG</sub>               | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>               | Supply current from DVCC during program             |                     | 2.7 V, 3.6 V    |                 | 3               | 5   | mA               |
| I <sub>ERASE</sub>             | Supply current from DVCC during erase               | (1)                 | 2.7 V, 3.6 V    |                 | 3               | 7   | mA               |
| I <sub>GMERASE</sub>           | Supply current from DVCC during global mass erase   | (2)                 | 2.7 V, 3.6 V    |                 | 6               | 14  | mA               |
| t <sub>CPT</sub>               | Cumulative program time                             | (3)                 | 2.7 V, 3.6 V    |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>           | Cumulative mass erase time                          |                     | 2.7 V, 3.6 V    | 20              |                 |     | ms               |
|                                | Program and erase endurance                         |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>         | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>              | Word or byte program time                           |                     |                 |                 | 30              |     |                  |
| t <sub>Block, 0</sub>          | Block program time for 1st byte or word             |                     |                 |                 | 25              |     |                  |
| t <sub>Block, 1-63</sub>       | Block program time for each additional byte or word |                     |                 |                 | 18              |     |                  |
| t <sub>Block, End</sub>        | Block program end-sequence wait time                | (4)                 |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>        | Mass erase time                                     |                     |                 |                 | 10593           |     |                  |
| t <sub>Global Mass Erase</sub> | Global mass erase time                              |                     |                 |                 | 10593           |     |                  |
| t <sub>Seg Erase</sub>         | Segment erase time                                  |                     |                 |                 | 4819            |     |                  |

<sup>(1)</sup> Lower 64KB or upper 64KB flash memory erased.

### 5.46 JTAG Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                      | PARAMETER                                        | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT    |
|--------------------------------------|--------------------------------------------------|-----------------|-----------------|-----|-----|-----|---------|
| f TCK input fraguency                |                                                  | (1)             | 2.2 V           | 0   |     | 5   | N 41 1- |
| f <sub>TCK</sub> TCK input frequency | TCK Input frequency                              |                 | 3 V             | 0   |     | 10  | MHz     |
| R <sub>Internal</sub>                | Internal pullup resistance on TMS, TCK, TDI/TCLK | (2)             | 2.2 V, 3 V      | 25  | 60  | 90  | kΩ      |

<sup>(1)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

### 5.47 JTAG Fuse<sup>(1)</sup>

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                        | TEST CONDITIONS | MIN | MAX | UNIT |
|---------------------|--------------------------------------------------|-----------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition        | $T_A = 25$ °C   | 2.5 |     | V    |
| $V_{FB}$            | Voltage level on TDI/TCLK for fuse-blow (FG461x) |                 | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TDI/TCLK during fuse blow    |                 |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                                |                 |     | 1   | ms   |

<sup>(1)</sup> After the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to bypass mode.

<sup>(2)</sup> All flash memory erased.

<sup>(3)</sup> The cumulative program time must not be exceeded during a block-write operation. This parameter is only relevant if the block write feature is used.

<sup>(4)</sup> These values are hardwired into the flash controller state machine ( $t_{FTG} = 1/f_{FTG}$ ).

<sup>(2)</sup> TMS, TDI/TCLK, and TCK pullup resistors are implemented in all versions.



# 6 Detailed Description

#### 6.1 CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The MSP430xG461x device family uses the MSP430X CPU and is completely backwards compatible with the MSP430 CPU. For a complete description of the MSP430X CPU, refer to the *MSP430x4xx Family User's Guide* (SLAU056).





### 6.2 Instruction Set

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data. Table 6-1 shows examples of the three types of instruction formats; the address modes are listed in Table 6-2.

**Table 6-1. Instruction Word Formats** 

| FORMAT                            | EXAMPLE   | OPERATION                                 |
|-----------------------------------|-----------|-------------------------------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5 → R5                              |
| Single operands, destination only | CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0                     |

**Table 6-2. Address Mode Descriptions** 

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX             | EXAMPLE          | OPERATION                      |
|------------------------|------------------|------------------|--------------------|------------------|--------------------------------|
| Register               | •                | •                | MOV Rs,Rd          | MOV R10,R11      | R10 → R11                      |
| Indexed                | •                | •                | MOV X(Rn),Y(Rm)    | MOV 2(R5),6(R6)  | M(2+R5)→ M(6+R6)               |
| Symbolic (PC relative) | •                | •                | MOV EDE,TONI       |                  | $M(EDE) \rightarrow M(TONI)$   |
| Absolute               | •                | •                | MOV & MEM, & TCDAT |                  | $M(MEM) \rightarrow M(TCDAT)$  |
| Indirect               | •                |                  | MOV @Rn,Y(Rm)      | MOV @R10,Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$ |
| Indirect autoincrement | •                |                  | MOV @Rn+,Rm        | MOV @R10+,R11    | M(R10) → R11<br>R10 + 2→ R10   |
| Immediate              | •                |                  | MOV #X,TONI        | MOV #45,TONI     | #45 → M(TONI)                  |

<sup>(1)</sup> NOTE: S = source D = destination



# 6.3 Operating Modes

These devices have one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active. MCLK is disabled
  - FLL+ loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL+ loop control is disabled
  - ACLK and SMCLK remain active. MCLK is disabled
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK, FLL+ loop control and DCOCLK are disabled
  - DCO DC generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL+ loop control, and DCOCLK are disabled
  - DCO DC generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK, FLL+ loop control, and DCOCLK are disabled
  - DCO DC generator is disabled
  - Crystal oscillator is stopped



### 6.4 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are in the address range 0FFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

Table 6-3. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                         | INTERRUPT FLAG                                                                                                                      | SYSTEM<br>INTERRUPT                             | WORD<br>ADDRESS | PRIORITY    |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-------------|
| Power-Up<br>External Reset<br>Watchdog<br>Flash Memory   | WDTIFG<br>KEYV <sup>(1)</sup> <sup>(2)</sup>                                                                                        | Reset                                           | 0FFFEh          | 31, highest |
| NMI<br>Oscillator Fault<br>Flash Memory Access Violation | NMIIFG <sup>(1)</sup> <sup>(3)</sup><br>OFIFG <sup>(1)</sup> <sup>(3)</sup><br>ACCVIFG <sup>(1)</sup> <sup>(4)</sup> <sup>(2)</sup> | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0FFFCh          | 30          |
| Timer_B7                                                 | TBCCR0 CCIFG0 <sup>(4)</sup>                                                                                                        | Maskable                                        | 0FFFAh          | 29          |
| Timer_B7                                                 | TBCCR1 CCIFG1 to TBCCR6 CCIFG6,<br>TBIFG <sup>(1)(4)</sup>                                                                          | Maskable                                        | 0FFF8h          | 28          |
| Comparator_A                                             | CAIFG                                                                                                                               | Maskable                                        | 0FFF6h          | 27          |
| Watchdog Timer+                                          | WDTIFG                                                                                                                              | Maskable                                        | 0FFF4h          | 26          |
| USCI_A0, USCI_B0 Receive                                 | UCA0RXIFG, UCB0RXIFG <sup>(1)</sup>                                                                                                 | Maskable                                        | 0FFF2h          | 25          |
| USCI_A0, USCI_B0 Transmit                                | UCA0TXIFG, UCB0TXIFG (1)                                                                                                            | Maskable                                        | 0FFF0h          | 24          |
| ADC12                                                    | ADC12IFG (1) (4)                                                                                                                    | Maskable                                        | 0FFEEh          | 23          |
| Timer_A3                                                 | TACCR0 CCIFG0 <sup>(4)</sup>                                                                                                        | Maskable                                        | 0FFECh          | 22          |
| Timer_A3                                                 | TACCR1 CCIFG1 and TACCR2 CCIFG2, TAIFG <sup>(1)</sup> (4)                                                                           | Maskable                                        | 0FFEAh          | 21          |
| I/O Port P1 (Eight Flags)                                | P1IFG.0 to P1IFG.7 <sup>(1)</sup> (4)                                                                                               | Maskable                                        | 0FFE8h          | 20          |
| USART1 Receive                                           | URXIFG1                                                                                                                             | Maskable                                        | 0FFE6h          | 19          |
| USART1 Transmit                                          | UTXIFG1                                                                                                                             | Maskable                                        | 0FFE4h          | 18          |
| I/O Port P2 (Eight Flags)                                | P2IFG.0 to P2IFG.7 (1) (4)                                                                                                          | Maskable                                        | 0FFE2h          | 17          |
| Basic Timer 1, RTC                                       | BTIFG                                                                                                                               | Maskable                                        | 0FFE0h          | 16          |
| DMA                                                      | DMA0IFG, DMA1IFG, DMA2IFG (1) (4)                                                                                                   | Maskable                                        | 0FFDEh          | 15          |
| DAC12                                                    | DAC12.0IFG, DAC12.1IFG <sup>(1)</sup> (4)                                                                                           | Maskable                                        | 0FFDCh          | 14          |
|                                                          |                                                                                                                                     |                                                 | 0FFDAh          | 13          |
| Reserved                                                 | Reserved <sup>(5)</sup>                                                                                                             |                                                 | Ē               | :           |
|                                                          |                                                                                                                                     |                                                 | 0FFC0h          | 0, lowest   |

<sup>(1)</sup> Multiple source flags

<sup>(2)</sup> Access and key violations, KEYV and ACCVIFG, only applicable to FG devices.

<sup>(3)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh). (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> The interrupt vectors at addresses 0FFDAh to 0FFC0h are not used in this device and can be used for regular program code if necessary.



# 6.5 Special Function Registers (SFRs)

The MSP430 SFRs are in the lowest address space and are organized as byte mode registers. SFRs should be accessed with byte instructions.

### Legend

rw Bit can be read and written.

rw-0, rw-1 Bit can be read and written. It is Reset or Set by PUC. rw-(0), rw-(1) Bit can be read and written. It is Reset or Set by POR.

SFR bit is not present in device

# 6.5.1 Interrupt Enable 1 and 2



WDTIE Watchdog timer interrupt enable. Inactive if watchdog mode is selected.

Active if watchdog timer is configured as a general-purpose timer.

OFIE Oscillator fault-interrupt enable
NMIIE Nonmaskable interrupt enable

ACCVIE Flash access violation interrupt enable



UCA0RXIE USCI\_A0 receive-interrupt enable
UCA0TXIE USCI\_A0 transmit-interrupt enable
UCB0RXIE USCI\_B0 receive-interrupt enable
UCB0TXIE USCI\_B0 transmit-interrupt enable

URXIE1 USART1 UART and SPI receive-interrupt enable
UTXIE1 USART1 UART and SPI transmit-interrupt enable

BTIE Basic timer interrupt enable



### 6.5.2 Interrupt Flag Register 1 and 2



WDTIFG Set on watchdog timer overflow (in watchdog mode) or security key violation

Reset on V<sub>CC</sub> power-on or a reset condition at the RST/NMI pin in reset mode

OFIFG Flag set on oscillator fault NMIIFG Set by the RST/NMI pin



UCAORXIFG USCI\_A0 receive-interrupt flag
UCAOTXIFG USCI\_A0 transmit-interrupt flag
UCBORXIFG USCI\_B0 receive-interrupt flag
UCBOTXIFG USCI\_B0 transmit-interrupt flag

URXIFG0 USART1: UART and SPI receive flag
UTXIFG0 USART1: UART and SPI transmit flag

BTIFG Basic timer flag

### 6.5.3 Module Enable Registers 1 and 2



URXE1 USART1: UART mode receive enable
UTXE1 USART1: UART mode transmit enable

USPIE1 USART1: SPI mode transmit and receive enable



URXE1 USART1: UART mode receive enable UTXE1 USART1: UART mode transmit enable

USPIE1 USART1: SPI mode transmit and receive enable



# 6.6 Memory Organization

Table 6-4 summarizes the memory organization for the FG461x devices, and Table 6-5 summarizes the memory organization for the CG461x devices.

Table 6-4. MSP430FG461x Memory Organization

|                                                       |           |                              | MSP430FG4616                             | MSP430FG4617                             | MSP430FG4618                              | MSP430FG4619                              |
|-------------------------------------------------------|-----------|------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|
| Memory<br>Main: interrupt vector<br>Main: code memory |           | Size<br>Flash<br>Flash       | 92KB<br>0FFFFh-0FFC0h<br>018FFFh-002100h | 92KB<br>0FFFFh-0FFC0h<br>019FFFh-003100h | 116KB<br>0FFFFh-0FFC0h<br>01FFFFh-003100h | 120KB<br>0FFFFh-0FFC0h<br>01FFFFh-002100h |
| RAM                                                   | Total     | Size                         | 4KB<br>020FFh-01100h                     | 8KB<br>030FFh-01100h                     | 8KB<br>030FFh-01100h                      | 4KB<br>020FFh-01100h                      |
|                                                       | Extended  | Size                         | 2KB<br>020FFh-01900h                     | 6KB<br>030FFh-01900h                     | 6KB<br>030FFh-01900h                      | 2KB<br>020FFh-01900h                      |
|                                                       | Mirrored  | Size                         | 2KB<br>018FFh-01100h                     | 2KB<br>018FFh-01100h                     | 2KB<br>018FFh-01100h                      | 2KB<br>018FFh-01100h                      |
| Informati                                             | on memory | Size<br>Flash                | 256 Byte<br>010FFh-01000h                | 256 Byte<br>010FFh-01000h                | 256 Byte<br>010FFh-01000h                 | 256 Byte<br>010FFh-01000h                 |
| Boot mer                                              | mory      | Size<br>ROM                  | 1KB<br>0FFFh-0C00h                       | 1KB<br>0FFFh-0C00h                       | 1KB<br>0FFFh-0C00h                        | 1KB<br>0FFFh-0C00h                        |
| RAM<br>(Mirrored at 018FFh-<br>01100h)                |           | Size                         | 2KB<br>09FFh-0200h                       | 2KB<br>09FFh-0200h                       | 2KB<br>09FFh-0200h                        | 2KB<br>09FFh-0200h                        |
| Peripherals                                           |           | 16 bit<br>8 bit<br>8-bit SFR | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h      | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h      | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h       | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h       |

## Table 6-5. MSP430CG461x Memory Organization

|                                                       |           |                              | MSP430CG4616                             | MSP430CG4617                             | MSP430CG4618                              | MSP430CG4619                              |
|-------------------------------------------------------|-----------|------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|
| Memory<br>Main: interrupt vector<br>Main: code memory |           | Size<br>ROM<br>ROM           | 92KB<br>0FFFFh-0FFC0h<br>018FFFh-002100h | 92KB<br>0FFFFh-0FFC0h<br>019FFFh-003100h | 116KB<br>0FFFFh-0FFC0h<br>01FFFFh-003100h | 120KB<br>0FFFFh-0FFC0h<br>01FFFFh-002100h |
| RAM                                                   | Total     | Size                         | 4KB<br>020FFh-01100h                     | 8KB<br>030FFh-01100h                     | 8KB<br>030FFh-01100h                      | 4KB<br>020FFh-01100h                      |
|                                                       | Extended  | Size                         | 2KB<br>020FFh-01900h                     | 6KB<br>030FFh-01900h                     | 6KB<br>030FFh-01900h                      | 2KB<br>020FFh-01900h                      |
|                                                       | Mirrored  | Size                         | 2KB<br>018FFh-01100h                     | 2KB<br>018FFh-01100h                     | 2KB<br>018FFh-01100h                      | 2KB<br>018FFh-01100h                      |
| Information                                           | memory    | Size<br>ROM                  | 256 Byte<br>010FFh-01000h                | 256 Byte<br>010FFh-01000h                | 256 Byte<br>010FFh-01000h                 | 256 Byte<br>010FFh-01000h                 |
| Boot memo<br>(Optional o                              |           | Size<br>ROM                  | 1KB<br>0FFFh-0C00h                       | 1KB<br>0FFFh-0C00h                       | 1KB<br>0FFFh-0C00h                        | 1KB<br>0FFFh-0C00h                        |
| RAM<br>(Mirrored a<br>01100h)                         | t 018FFh- | Size                         | 2KB<br>09FFh-0200h                       | 2KB<br>09FFh-0200h                       | 2KB<br>09FFh-0200h                        | 2KB<br>09FFh-0200h                        |
| Peripherals                                           |           | 16 bit<br>8 bit<br>8-bit SFR | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h      | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h      | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h       | 01FFh-0100h<br>0FFh-010h<br>0Fh-00h       |



### 6.7 Bootstrap Loader (BSL)

The BSL lets users program the flash memory or RAM using a UART serial interface. Access to the MCU memory through the BSL is protected by user-defined password. A bootstrap loader security key is provided at address 0FFBEh to disable the BSL completely or to disable the erasure of the flash if an invalid password is supplied. The BSL is optional for ROM-based devices. For complete description of the features of the BSL and its implementation, see the application report *Features of the MSP430 Bootstrap Loader* (SLAA089).

| BSLKEY          | DESCRIPTION                                                  |
|-----------------|--------------------------------------------------------------|
| 00000h          | Erasure of flash disabled if an invalid password is supplied |
| 0AA55h          | BSL disabled                                                 |
| any other value | BSL enabled                                                  |

| BSL FUNCTION  | PZ, ZCA, ZQW PACKAGE PINS |
|---------------|---------------------------|
| Data Transmit | 87/A7 – P1.0              |
| Data Receiver | 86/E7 – P1.1              |

## 6.8 Flash Memory

The flash memory can be programmed by the JTAG port, the bootstrap loader, or in system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A and B can be erased individually, or as a group with segments 0-n. Segments A and B
  are also called information memory.
- New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory before the first use.

### 6.9 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be handled using all instructions. For complete module descriptions, refer to the MSP430x4xx Family User's Guide.

### 6.9.1 DMA Controller

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12 conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode without having to awaken to move data to or from a peripheral.



### 6.9.2 Oscillator and System Clock

The clock system in the MSP430xG461x family of devices is supported by the FLL+ module, which includes support for a 32768-Hz watch crystal oscillator, an internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator. The FLL+ clock module is designed to meet the requirements of both low system cost and low power consumption. The FLL+ features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turnon clock source and stabilizes in less than 6  $\mu$ s. The FLL+ module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high-frequency crystal
- Main clock (MCLK), the system clock used by the CPU
- Submain clock (SMCLK), the subsystem clock used by the peripheral modules
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, or ACLK/8

### 6.9.3 Brownout, Supply Voltage Supervisor (SVS)

The brownout circuit provides the proper internal reset signal to the device during power-on and power-off. The SVS circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (the device is not automatically reset).

The CPU begins code execution after the brownout circuit releases the device reset. However,  $V_{CC}$  may not have ramped to  $V_{CC(min)}$  at that time. The user must make sure the default FLL+ settings are not changed until  $V_{CC}$  reaches  $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when  $V_{CC}$  reaches  $V_{CC(min)}$ .

## 6.9.4 Digital I/O

There are ten 8-bit I/O ports implemented—ports P1 through P10:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Edge-selectable interrupt input capability for all the eight bits of ports P1 and P2.
- Read and write access to port-control registers is supported by all instructions
- Ports P7/P8 and P9/P10 can be accessed word-wise as ports PA and PB, respectively.

#### 6.9.5 Basic Timer1 and Real-Time Clock

The Basic Timer1 has two independent 8-bit timers that can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. Basic Timer1 is extended to provide an integrated real-time clock (RTC). An internal calendar compensates for months with less than 31 days and includes leap-year correction.

### 6.9.6 LCD A Drive With Regulated Charge Pump

The LCD\_A driver generates the segment and common signals required to drive a segment LCD display. The LCD\_A controller has dedicated data memory to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-MUX, 3-MUX, and 4-MUX LCDs are supported by this peripheral. The module can provide a LCD voltage independent of the supply voltage with its integrated charge pump. Furthermore it is possible to control the level of the LCD voltage and, thus, contrast by software.

### 6.9.7 Watchdog Timer (WDT+)

The primary function of the WDT+ module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

MSP430CG4618 MSP430CG4617 MSP430CG4616



# 6.9.8 Universal Serial Communication Interface (USCI)

The USCI modules are used for serial data communication. The USCI module supports synchronous communication protocols like SPI (3-pin or 4-pin), I<sup>2</sup>C, and asynchronous communication protocols like UART, enhanced UART with automatic baudrate detection, and IrDA.

The USCI\_A0 module provides support for SPI (3-pin or 4-pin), UART, enhanced UART and IrDA.

The USCI\_B0 module provides support for SPI (3-pin or 4-pin) and I<sup>2</sup>C.

#### 6.9.9 USART1

The hardware universal synchronous/asynchronous receive transmit (USART) peripheral module is used for serial data communication. The USART supports synchronous SPI (3-pin or 4-pin) and asynchronous UART communication protocols, using double-buffered transmit and receive channels.

### 6.9.10 Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs 16x16, 16x8, 8x16, and 8x8 bit operations. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.

## 6.9.11 Timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-6. Timer A3 Signal Connections

| INPUT PIN NUMBER | DEVICE INPUT<br>SIGNAL | MODULE INPUT<br>NAME | MODULE BLOCK | MODULE OUT<br>SIGNAL | OUTPUT PIN<br>NUMBER |
|------------------|------------------------|----------------------|--------------|----------------------|----------------------|
| PZ, ZCA, ZQW     | SIGNAL                 | NAME                 |              | SIGNAL               | PZ, ZCA, ZQW         |
| 82/B9 - P1.5     | TACLK                  | TACLK                |              |                      |                      |
|                  | ACLK                   | ACLK                 | Timer        | NA                   |                      |
|                  | SMCLK                  | SMCLK                | Timer        | NA                   |                      |
| 82/B9 - P1.5     | TACLK                  | INCLK                |              |                      |                      |
| 87/A7 - P1.0     | TA0                    | CCI0A                |              |                      | 87/A7 - P1.0         |
| 86/E7 - P1.1     | TA0                    | CCI0B                | CCR0         | TA0                  |                      |
|                  | $DV_SS$                | GND                  | CCRU         | TAU                  |                      |
|                  | DV <sub>CC</sub>       | V <sub>CC</sub>      |              |                      |                      |
| 85/D7 - P1.2     | TA1                    | CCI1A                |              |                      | 85/D7 - P1.2         |
|                  | CAOUT (internal)       | CCI1B                | CCR1         | TA1                  | ADC12 (internal)     |
|                  | $DV_SS$                | GND                  | CCRT         | IAI                  |                      |
|                  | $DV_CC$                | $V_{CC}$             |              |                      |                      |
| 79/A10 - P2.0    | TA2                    | CCI2A                |              |                      | 79/A10 - P2.0        |
|                  | ACLK (internal)        | CCI2B                | CCR2         | TA2                  |                      |
|                  | DV <sub>SS</sub>       | GND                  | COR2         |                      |                      |
|                  | $DV_CC$                | V <sub>CC</sub>      |              |                      |                      |



### 6.9.12 Timer\_B7

Timer\_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer\_B7 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-7. Timer\_B7 Signal Connections

| INPUT PIN NUMBER | DEVICE INPUT     | MODULE INPUT    | T MODULE BLOCK MODULE OUT SIGNAL |        | OUTPUT PIN<br>NUMBER |
|------------------|------------------|-----------------|----------------------------------|--------|----------------------|
| PZ, ZCA, ZQW     | SIGNAL           | NAME            |                                  | SIGNAL | PZ, ZCA, ZQW         |
| 83/B8 - P1.4     | TBCLK            | TBCLK           |                                  |        |                      |
|                  | ACLK             | ACLK            | <b>T</b> '                       | NIA    |                      |
|                  | SMCLK            | SMCLK           | Timer                            | NA     |                      |
| 83/B8 - P1.4     | TBCLK            | INCLK           |                                  |        |                      |
| 78/D8 - P2.1     | TB0              | CCI0A           |                                  |        | 78/D8 - P2.1         |
| 78/D8 - P2.1     | TB0              | CCI0B           | 00000000                         | TDOTDO | ADC12 (internal)     |
|                  | DV <sub>SS</sub> | GND             | CCR0CCR0                         | ТВ0ТВ0 |                      |
|                  | DV <sub>CC</sub> | V <sub>CC</sub> |                                  |        |                      |
| 77/E8 - P2.2     | TB1              | CCI1A           |                                  |        | 77/E8 - P2.2         |
| 77/E8 - P2.2     | TB1              | CCI1B           | 0004                             | TB1    | ADC12 (internal)     |
|                  | DV <sub>SS</sub> | GND             | CCR1                             | IBI    |                      |
|                  | DV <sub>CC</sub> | V <sub>CC</sub> |                                  |        |                      |
| 76/A11 - P2.3    | TB2              | CCI2A           |                                  |        | 76/A11 - P2.3        |
| 76/A11 - P2.3    | TB2              | CCI2B           | CCR2                             | TB2    |                      |
|                  | $DV_SS$          | GND             | CCR2                             |        |                      |
|                  | $DV_CC$          | V <sub>CC</sub> |                                  |        |                      |
| 67/E12 - P3.4    | TB3              | CCI3A           |                                  |        | 67/E12 - P3.4        |
| 67/E12 - P3.4    | TB3              | CCI3B           | - CCR3                           | TB3    |                      |
|                  | $DV_SS$          | GND             | CORS                             | 100    |                      |
|                  | $DV_CC$          | V <sub>CC</sub> |                                  |        |                      |
| 66/G9 - P3.5     | TB4              | CCI4A           |                                  |        | 66/G9 - P3.5         |
| 66/G9 - P3.5     | TB4              | CCI4B           | - CCR4                           | TB4    |                      |
|                  | $DV_SS$          | GND             | COR4                             | 104    |                      |
|                  | $DV_CC$          | V <sub>CC</sub> |                                  |        |                      |
| 65/F11 - P3.6    | TB5              | CCI5A           |                                  |        | 65/F11 - P3.6        |
| 65/F11 - P3.6    | TB5              | CCI5B           | CCR5                             | TB5    |                      |
|                  | $DV_SS$          | GND             | CORS                             |        |                      |
|                  | $DV_CC$          | V <sub>CC</sub> |                                  |        |                      |
| 64/F12 - P3.7    | TB6              | CCI6A           |                                  |        | 64/F12 - P3.7        |
|                  | ACLK (internal)  | CCI6B           | CCDe                             | TDO    |                      |
|                  | DV <sub>SS</sub> | GND             | CCR6                             | TB6    |                      |
|                  | DV <sub>CC</sub> | V <sub>CC</sub> |                                  |        |                      |



### 6.9.13 Comparator\_A

The primary function of the comparator\_A module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

# 6.9.14 ADC12

The ADC12 module supports fast, 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator and a 16 word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

### 6.9.15 DAC12

The DAC12 module is a 12-bit R-ladder voltage-output DAC. The DAC12 can be used in 8-bit or 12-bit mode and can be used in conjunction with the DMA controller. When multiple DAC12 modules are present, they may be grouped together for synchronous operation.

### 6.9.16 OA

The MSP430xG461x has three configurable low-current general-purpose operational amplifiers. Each OA input and output terminal is software-selectable and offer a flexible choice of connections for various applications. The OA op amps primarily support front-end analog signal conditioning before analog-to-digital conversion.

**Table 6-8. OA Signal Connections** 

| INPUT PIN<br>NUMBER | DEVICE INPUT             | MODULE INPUT | MODULE BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PIN<br>NUMBER |                  |
|---------------------|--------------------------|--------------|--------------|-------------------------|-------------------------|----------------------|------------------|
| PZ                  | SIGNAL                   | NAIVIE       |              | OUTPUT SIGNAL           | SIGNAL                  | PZ                   |                  |
| 95 - P6.0           | OA010                    | OA010        |              |                         | OA0O                    | 96 - P6.1            |                  |
| 97 - P6.2           | OA0I1                    | OA0I1        | OA0 OA0OUT   |                         | OA0O                    | ADC12 (internal)     |                  |
|                     | DAC12_0OUT (internal)    | DAC12_0OUT   |              | OA0                     | OA0OUT                  |                      |                  |
|                     | DAC12_1OUT (internal)    | DAC12_1OUT   |              |                         |                         |                      |                  |
| 3- P6.4             | OA1I0                    | OA1I0        |              |                         | OA1O                    | 2- P6.3              |                  |
| 13 - P5.0           | OA1I1                    | OA1I1        |              |                         | OA1O                    | 13- P5.0             |                  |
|                     | DAC12_0OUT (internal)    | DAC12_0OUT   | OA1          | OA1 OA1OU               | OA1OUT                  | OA1O                 | ADC12 (internal) |
|                     | DAC12_1OUT (internal)    | DAC12_1OUT   |              |                         |                         |                      |                  |
| 5- P6.6             | OA2I0                    | OA2I0        |              |                         | OA2O                    | 4- P6.5              |                  |
| 14 - P10.7          | OA2I1                    | OA2I1        |              |                         | OA2O                    | 14 - P10.7           |                  |
|                     | DAC12_0OUT (internal)    | DAC12_0OUT   | OA2          | OA2OUT                  | OA2O                    | ADC12 (internal)     |                  |
|                     | DAC12_1OUT<br>(internal) | DAC12_1OUT   |              |                         |                         |                      |                  |



# 6.9.17 Peripheral File Map

Table 6-9 lists the registers and addresses for peripherals with word access. Table 6-10 lists the registers and addresses for peripherals with byte access.

Table 6-9. Peripherals With Word Access

| MODULE                     | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                                                                                | ACRONYM                                                                                                                                                                                                | ADDRESS                                                                                                                                               |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog+                  | Watchdog timer control                                                                                                                                                                                                                                                                                                                                                                                                                       | WDTCTL                                                                                                                                                                                                 | 0120h                                                                                                                                                 |
| Timer_B7                   | Capture/compare register 6 Capture/compare register 5 Capture/compare register 4 Capture/compare register 3 Capture/compare register 2 Capture/compare register 1 Capture/compare register 0 Timer_B register Capture/compare control 6 Capture/compare control 5 Capture/compare control 4 Capture/compare control 3 Capture/compare control 2 Capture/compare control 1 Capture/compare control 0 Timer_B control Timer_B interrupt vector | TBCCR6 TBCCR5 TBCCR4 TBCCR3 TBCCR2 TBCCR1 TBCCR0 TBR TBCCTL6 TBCCTL5 TBCCTL4 TBCCTL3 TBCCTL2 TBCCTL1 TBCCTL1 TBCCTL0 TBCTL1 TBIV | 019Eh<br>019Ch<br>019Ah<br>0198h<br>0196h<br>0194h<br>0192h<br>0190h<br>018Eh<br>018Ch<br>018Ah<br>0188h<br>0186h<br>0184h<br>0182h<br>0180h<br>011Eh |
| Timer_A3                   | Capture/compare register 2 Capture/compare register 1 Capture/compare register 0 Timer_A register Capture/compare control 2 Capture/compare control 1 Capture/compare control 0 Timer_A control Timer_A interrupt vector                                                                                                                                                                                                                     | TACCR2 TACCR1 TACCR0 TAR TACCTL2 TACCTL1 TACCTL0 TACTL TACTL0 TACTL                                                                                                                                    | 0176h<br>0174h<br>0172h<br>0170h<br>0166h<br>0164h<br>0162h<br>0160h<br>012Eh                                                                         |
| Hardware Multiplier        | Sum extend Result high word Result low word Second operand Multiply signed + accumulate/operand1 Multiply + accumulate/operand1 Multiply signed/operand1 Multiply unsigned/operand1                                                                                                                                                                                                                                                          | SUMEXT<br>RESHI<br>RESLO<br>OP2<br>MACS<br>MAC<br>MPYS<br>MPY                                                                                                                                          | 013Eh<br>013Ch<br>013Ah<br>0138h<br>0136h<br>0134h<br>0132h<br>0130h                                                                                  |
| Flash<br>(FG devices only) | Flash control 3<br>Flash control 2<br>Flash control 1                                                                                                                                                                                                                                                                                                                                                                                        | FCTL3<br>FCTL2<br>FCTL1                                                                                                                                                                                | 012Ch<br>012Ah<br>0128h                                                                                                                               |
| DMA                        | DMA module control 0<br>DMA module control 1<br>DMA interrupt vector                                                                                                                                                                                                                                                                                                                                                                         | DMACTL0<br>DMACTL1<br>DMAIV                                                                                                                                                                            | 0122h<br>0124h<br>0126h                                                                                                                               |
| DMA Channel 0              | DMA channel 0 control<br>DMA channel 0 source address<br>DMA channel 0 destination address<br>DMA channel 0 transfer size                                                                                                                                                                                                                                                                                                                    | DMAOCTL<br>DMAOSA<br>DMAODA<br>DMAOSZ                                                                                                                                                                  | 01D0h<br>01D2h<br>01D6h<br>01DAh                                                                                                                      |
| DMA Channel 1              | DMA channel 1 control DMA channel 1 source address DMA channel 1 destination address DMA channel 1 transfer size                                                                                                                                                                                                                                                                                                                             | DMA1CTL<br>DMA1SA<br>DMA1DA<br>DMA1SZ                                                                                                                                                                  | 01DCh<br>01DEh<br>01E2h<br>01E6h                                                                                                                      |
| DMA Channel 2              | DMA channel 2 control DMA channel 2 source address DMA channel 2 destination address DMA channel 2 transfer size                                                                                                                                                                                                                                                                                                                             | DMA2CTL<br>DMA2SA<br>DMA2DA<br>DMA2SZ                                                                                                                                                                  | 01E8h<br>01EAh<br>01EEh<br>01F2h                                                                                                                      |



# Table 6-9. Peripherals With Word Access (continued)

| MODULE                       | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                                                   | ACRONYM                                                                                                                                                                                                                                                              | ADDRESS                                                                                                                 |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| ADC12<br>See also Table 6-10 | Conversion memory 15 Conversion memory 14 Conversion memory 13 Conversion memory 12 Conversion memory 11 Conversion memory 10 Conversion memory 9 Conversion memory 8 Conversion memory 7 Conversion memory 6 Conversion memory 5 Conversion memory 4 Conversion memory 2 Conversion memory 2 Conversion memory 1 Conversion memory 1 Conversion memory 0 Interrupt-vector-word register Inerrupt-flag register | ADC12MEM15 ADC12MEM14 ADC12MEM13 ADC12MEM12 ADC12MEM11 ADC12MEM10 ADC12MEM9 ADC12MEM8 ADC12MEM6 ADC12MEM6 ADC12MEM6 ADC12MEM6 ADC12MEM5 ADC12MEM4 ADC12MEM4 ADC12MEM4 ADC12MEM2 ADC12MEM1 ADC12MEM1 ADC12MEM1 ADC12MEM1 ADC12MEM1 ADC12MEM0 ADC12IV ADC12IE ADC12IFG | 015Eh 015Ch 015Ah 0158h 0156h 0154h 0152h 0150h 014Eh 014Ch 014Ah 0148h 0146h 0144h 0142h 0140h 01A8h 01A6h 01A6h 01A6h |
| DAC12                        | Control register 1 Control register 0  DAC12_1 data DAC12_1 control DAC12_0 data DAC12_0 control                                                                                                                                                                                                                                                                                                                | ADC12CTL1<br>ADC12CTL0<br>DAC12_1DAT<br>DAC12_1CTL<br>DAC12_0DAT<br>DAC12_0CTL                                                                                                                                                                                       | 01A2h<br>01A0h<br>01CAh<br>01C2h<br>01C8h<br>01C0h                                                                      |
| Port PA                      | Port PA selection Port PA direction Port PA output Port PA input                                                                                                                                                                                                                                                                                                                                                | PASEL<br>PADIR<br>PAOUT<br>PAIN                                                                                                                                                                                                                                      | 03Eh<br>03Ch<br>03Ah<br>038h                                                                                            |
| Port PB                      | Port PB selection Port PB direction Port PB output Port PB input                                                                                                                                                                                                                                                                                                                                                | PBSEL<br>PBDIR<br>PBOUT<br>PBIN                                                                                                                                                                                                                                      | 00Eh<br>00Ch<br>00Ah<br>008h                                                                                            |



# Table 6-10. Peripherals With Byte Access

| MODULE                                               | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ACRONYM                                                                                                                                                                                                                 | ADDRESS                                                                                               |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| OA2                                                  | Operational Amplifier 2 control register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA2CTL1                                                                                                                                                                                                                 | 0C5h                                                                                                  |
|                                                      | Operational Amplifier 2 control register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA2CTL0                                                                                                                                                                                                                 | 0C4h                                                                                                  |
| OA1                                                  | Operational Amplifier 1 control register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA1CTL1                                                                                                                                                                                                                 | 0C3h                                                                                                  |
|                                                      | Operational Amplifier 1 control register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA1CTL0                                                                                                                                                                                                                 | 0C2h                                                                                                  |
| OA0                                                  | Operational Amplifier 0 control register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA0CTL1                                                                                                                                                                                                                 | 0C1h                                                                                                  |
|                                                      | Operational Amplifier 0 control register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OA0CTL0                                                                                                                                                                                                                 | 0C0h                                                                                                  |
| LCD_A                                                | LCD Voltage Control 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LCDAVCTL1                                                                                                                                                                                                               | OAFh                                                                                                  |
|                                                      | LCD Voltage Control 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LCDAVCTL0                                                                                                                                                                                                               | OAEh                                                                                                  |
|                                                      | LCD Voltage Port Control 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LCDAPCTL1                                                                                                                                                                                                               | OADh                                                                                                  |
|                                                      | LCD Voltage Port Control 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LCDAPCTL0                                                                                                                                                                                                               | OACh                                                                                                  |
|                                                      | LCD memory 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LCDM20                                                                                                                                                                                                                  | OA4h                                                                                                  |
|                                                      | LCD memory 16<br>LCD memory 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LCDM16<br>LCDM15                                                                                                                                                                                                        | 0A0h<br>09Fh<br>:                                                                                     |
|                                                      | LCD memory 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LCDM1                                                                                                                                                                                                                   | 091h                                                                                                  |
|                                                      | LCD control and mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LCDCTL                                                                                                                                                                                                                  | 090h                                                                                                  |
| ADC12 (Memory control registers require byte access) | ADC memory-control register 15 ADC memory-control register 14 ADC memory-control register 13 ADC memory-control register 12 ADC memory-control register 11 ADC memory-control register 10 ADC memory-control register 9 ADC memory-control register 9 ADC memory-control register 7 ADC memory-control register 7 ADC memory-control register 6 ADC memory-control register 5 ADC memory-control register 4 ADC memory-control register 3 ADC memory-control register 2 ADC memory-control register 1 ADC memory-control register 1 ADC memory-control register 0 | ADC12MCTL15 ADC12MCTL14 ADC12MCTL13 ADC12MCTL12 ADC12MCTL11 ADC12MCTL10 ADC12MCTL19 ADC12MCTL9 ADC12MCTL5 ADC12MCTL5 ADC12MCTL5 ADC12MCTL5 ADC12MCTL4 ADC12MCTL4 ADC12MCTL3 ADC12MCTL1 ADC12MCTL1 ADC12MCTL1 ADC12MCTL1 | 08Fh 08Eh 08Dh 08Ch 08Bh 08Ah 089h 088h 087h 086h 085h 081h 085h 081h 083h                            |
| USART1                                               | Transmit buffer Receive buffer Baud rate Baud rate Modulation control Receive control Transmit control USART control                                                                                                                                                                                                                                                                                                                                                                                                                                              | U1TXBUF U1RXBUF U1BR1 U1BR0 U1MCTL U1RCTL U1TCTL U1CTL                                                                                                                                                                  | 07Fh<br>07Eh<br>07Dh<br>07Ch<br>07Bh<br>07Ah<br>079h                                                  |
| USCI                                                 | USCI I2C Slave Address USCI I2C Own Address USCI Synchronous Transmit Buffer USCI Synchronous Receive Buffer USCI Synchronous Status USCI I2C Interrupt Enable USCI Synchronous Bit Rate 1 USCI Synchronous Bit Rate 0 USCI Synchronous Control 1 USCI Synchronous Control 0 USCI Transmit Buffer USCI Receive Buffer USCI Receive Buffer USCI Baud Rate 1 USCI Baud Rate 1 USCI Baud Rate 0 USCI Control 1 USCI Control 0 USCI IrDA Receive Control USCI IrDA Transmit Control USCI LIN Control                                                                  | UCBI2CSA UCBI2COA UCBTXBUF UCBRXBUF UCBSTAT UCBI2CIE UCBBR1 UCBBR0 UCBCTL1 UCBCTL0 UCATXBUF UCARXBUF UCARXBUF UCARTL UCABR1 UCABR1 UCABR0 UCACTL1 UCACTL0 UCAIRRCTL UCAIRRCTL UCAIRRCTL UCAIRRCTL UCAIRTCTL UCAABCTL    | 011Ah 0118h 06Fh 06Eh 06Dh 06Ch 06Bh 068h 069h 068h 067h 066h 065h 064h 063h 062h 061h 060h 05Fh 05Eh |
| Comparator_A                                         | Comparator_A port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CAPD                                                                                                                                                                                                                    | 05Bh                                                                                                  |
|                                                      | Comparator_A control 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CACTL2                                                                                                                                                                                                                  | 05Ah                                                                                                  |
|                                                      | Comparator_A control 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CACTL1                                                                                                                                                                                                                  | 059h                                                                                                  |



# Table 6-10. Peripherals With Byte Access (continued)

| MODULE              | REGISTER NAME                                                                                                                                                                                                                                                                                                                                                                         | ACRONYM                                                                                                                     | ADDRESS                                                                                      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| BrownOUT, SVS       | SVS control register (Reset by brownout signal)                                                                                                                                                                                                                                                                                                                                       | SVSCTL                                                                                                                      | 056h                                                                                         |
| FLL+Clock           | FLL+ Control 1 FLL+ Control 0 System clock frequency control System clock frequency integrator System clock frequency integrator                                                                                                                                                                                                                                                      | FLL_CTL1 FLL_CTL0 SCFQCTL SCFI1 SCFI0                                                                                       | 054h<br>053h<br>052h<br>051h<br>050h                                                         |
| RTC (Basic Timer 1) | Real Time Clock Year High Byte Real Time Clock Year Low Byte Real Time Clock Month Real Time Clock Day of Month Basic Timer1 Counter 2 Basic Timer1 Counter 1 Real Time Clock Day of Week) Real Time Clock Day of Week) Real Time Clock Hour) Real Time Clock Hour) Real Time Counter 2 (Real Time Clock Minute) Real Time Clock Second) Real Time Clock Control Basic Timer1 Control | RTCYEARH RTCYEARL RTCMON RTCDAY BTCNT2 BTCNT1 RTCNT4 (RTCDOW) RTCNT3 (RTCHOUR) RTCNT2 (RTCMIN) RTCNT1 (RTCSEC) RTCCTL BTCTL | 04Fh<br>04Eh<br>04Dh<br>04Ch<br>047h<br>046h<br>045h<br>044h<br>043h<br>042h<br>041h<br>040h |
| Port P10            | Port P10 selection Port P10 direction Port P10 output Port P10 input                                                                                                                                                                                                                                                                                                                  | P10SEL<br>P10DIR<br>P10OUT<br>P10IN                                                                                         | 00Fh<br>00Dh<br>00Bh<br>009h                                                                 |
| Port P9             | Port P9 selection Port P9 direction Port P9 output Port P9 input                                                                                                                                                                                                                                                                                                                      | P9SEL<br>P9DIR<br>P9OUT<br>P9IN                                                                                             | 00Eh<br>00Ch<br>00Ah<br>008h                                                                 |
| Port P8             | Port P8 selection Port P8 direction Port P8 output Port P8 input                                                                                                                                                                                                                                                                                                                      | P8SEL<br>P8DIR<br>P8OUT<br>P8IN                                                                                             | 03Fh<br>03Dh<br>03Bh<br>039h                                                                 |
| Port P7             | Port P7 selection Port P7 direction Port P7 output Port P7 input                                                                                                                                                                                                                                                                                                                      | P7SEL<br>P7DIR<br>P7OUT<br>P7IN                                                                                             | 03Eh<br>03Ch<br>03Ah<br>038h                                                                 |
| Port P6             | Port P6 selection Port P6 direction Port P6 output Port P6 input                                                                                                                                                                                                                                                                                                                      | P6SEL<br>P6DIR<br>P6OUT<br>P6IN                                                                                             | 037h<br>036h<br>035h<br>034h                                                                 |
| Port P5             | Port P5 selection Port P5 direction Port P5 output Port P5 input                                                                                                                                                                                                                                                                                                                      | P5SEL<br>P5DIR<br>P5OUT<br>P5IN                                                                                             | 033h<br>032h<br>031h<br>030h                                                                 |
| Port P4             | Port P4 selection Port P4 direction Port P4 output Port P4 input                                                                                                                                                                                                                                                                                                                      | P4SEL<br>P4DIR<br>P4OUT<br>P4IN                                                                                             | 01Fh<br>01Eh<br>01Dh<br>01Ch                                                                 |
| Port P3             | Port P3 selection Port P3 direction Port P3 output Port P3 input                                                                                                                                                                                                                                                                                                                      | P3SEL<br>P3DIR<br>P3OUT<br>P3IN                                                                                             | 01Bh<br>01Ah<br>019h<br>018h                                                                 |
| Port P2             | Port P2 selection Port P2 interrupt enable Port P2 interrupt-edge select Port P2 interrupt flag Port P2 direction Port P2 output Port P2 input                                                                                                                                                                                                                                        | P2SEL P2IE P2IES P2IFG P2DIR P2OUT P2IN                                                                                     | 02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h                                                 |



# Table 6-10. Peripherals With Byte Access (continued)

| MODULE            | REGISTER NAME                                                                                                                                  | ACRONYM                                  | ADDRESS                                              |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------|
| Port P1           | Port P1 selection Port P1 interrupt enable Port P1 interrupt-edge select Port P1 interrupt flag Port P1 direction Port P1 output Port P1 input | P1SEL P1IE P1IES P1IFG P1DIR P1OUT P1IN  | 026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h |
| Special functions | SFR module enable 2 SFR module enable 1 SFR interrupt flag 2 SFR interrupt flag 1 SFR interrupt enable 2 SFR interrupt enable 1                | ME2<br>ME1<br>IFG2<br>IFG1<br>IE2<br>IE1 | 005h<br>004h<br>003h<br>002h<br>001h<br>000h         |



# 6.10 Input/Output Schematics

# 6.10.1 Port P1, P1.0 to P1.5, Input/Output With Schmitt Trigger



Note: x = 0,1,2,3,4,5



# Table 6-11. Port P1 (P1.0 to P1.5) Pin Functions

| DINI NIAME (D4 -)  |   | FUNCTION        | CONTROL BIT | CONTROL BITS OR SIGNALS |  |
|--------------------|---|-----------------|-------------|-------------------------|--|
| PIN NAME (P1.x)    | X | FUNCTION        | P1DIR.x     | P1SEL.x                 |  |
| P1.0/TA0           | 0 | P1.0 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_A3.CCI0A  | 0           | 1                       |  |
|                    |   | Timer_A3.TA0    | 1           | 1                       |  |
| P1.1/TA0/MCLK      | 1 | P1.1 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_A3.CCI0B  | 0           | 1                       |  |
|                    |   | MCLK            | 1           | 1                       |  |
| P1.2/TA1           | 2 | P1.2 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_A3.CCI1A  | 0           | 1                       |  |
|                    |   | Timer_A3.TA1    | 1           | 1                       |  |
| P1.3/TBOUTH/SVSOUT | 3 | P1.3 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_B7.TBOUTH | 0           | 1                       |  |
|                    |   | SVSOUT          | 1           | 1                       |  |
| P1.4/TBCLK/SMCLK   | 4 | P1.4 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_B7.TBCLK  | 0           | 1                       |  |
|                    |   | SMCLK           | 1           | 1                       |  |
| P1.5/TACLK/ACLK    | 5 | P1.5 (I/O)      | I: 0; O: 1  | 0                       |  |
|                    |   | Timer_A3.TACLK  | 0           | 1                       |  |
|                    |   | ACLK            | 1           | 1                       |  |

MSP430CG4618 MSP430CG4617 MSP430CG4616



# 6.10.2 Port P1, P1.6, P1.7, Input/Output With Schmitt Trigger



Table 6-12. Port P1 (P1.6 and P1.7) Pin Functions

| PIN NAME (P1.x) | x | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |            |         |
|-----------------|---|------------|----------------------------------------|------------|---------|
|                 |   |            | CAPD.x                                 | P1DIR.x    | P1SEL.x |
| P1.6/CA0        | 6 | P1.6 (I/O) | 0                                      | I: 0; O: 1 | 0       |
|                 |   | CA0        | 1                                      | Х          | Х       |
| P1.7/CA1        | 7 | P1.7 (I/O) | 0                                      | I: 0; O: 1 | 0       |
|                 |   | CA1        | 1                                      | Х          | Х       |

(1) X = don't care



# 6.10.3 Port P2, P2.0 to P2.3, P2.6 to P2.7, Input/Output With Schmitt Trigger



Submit Documentation Feedback



# Table 6-13. Port P2 (P2.0, P2.1, P2.2, P2.3, P2.6 and P2.7) Pin Functions

| DINI NAME (DO)      |   | FUNCTION                          | CONTROL BITS | CONTROL BITS OR SIGNALS |  |
|---------------------|---|-----------------------------------|--------------|-------------------------|--|
| PIN NAME (P2.x)     | X | FUNCTION                          | P2DIR.x      | P2SEL.x                 |  |
| P2.0/TA2            | 0 | P2.0 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | Timer_A3.CCI2A                    | 0            | 1                       |  |
|                     |   | Timer_A3.TA2                      | 1            | 1                       |  |
| P2.1/TB0            | 1 | P2.1 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | Timer_B7.CCI0A and Timer_B7.CCI0B | 0            | 1                       |  |
|                     |   | Timer_B7.TB0 <sup>(1)</sup>       | 1            | 1                       |  |
| P2.2/TB1            | 2 | P2.2 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | Timer_B7.CCI1A and Timer_B7.CCI1B | 0            | 1                       |  |
|                     |   | Timer_B7.TB1 <sup>(1)</sup>       | 1            | 1                       |  |
| P2.3/TB3            | 3 | P2.3 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | Timer_B7.CCI2A and Timer_B7.CCI2B | 0            | 1                       |  |
|                     |   | Timer_B7.TB3 <sup>(1)</sup>       | 1            | 1                       |  |
| P2.6/CAOUT          | 6 | P2.6 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | CAOUT                             | 1            | 1                       |  |
| P2.7/ADC12CLK/DMAE0 | 7 | P2.7 (I/O)                        | I: 0; O: 1   | 0                       |  |
|                     |   | ADC12CLK                          | 1            | 1                       |  |
|                     |   | DMAE0                             | 0            | 1                       |  |

<sup>(1)</sup> Setting TBOUTH causes all Timer\_B outputs to be set to high impedance.



# 6.10.4 Port P2, P2.4 to P2.5, Input/Output With Schmitt Trigger



Note: x = 4.5

Table 6-14. Port P2 (P2.4 and P2.5) Pin Functions

| PIN NAME (P2.x) | x | FUNCTION            | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |         |
|-----------------|---|---------------------|-------------------------------------------|---------|
|                 |   |                     | P2DIR.x                                   | P2SEL.x |
| P2.4/UCA0TXD 4  |   | P2.4 (I/O)          | I: 0; O: 1                                | 0       |
|                 | 4 | USCI_A0.UCA0TXD (2) | Х                                         | 1       |
| P2.5/UCA0RXD    | 5 | P2.5 (I/O)          | I: 0; O: 1                                | 0       |
|                 |   | USCI_A0.UCA0RXD (2) | Х                                         | 1       |

(1) X = don't care

(2) When in USCI mode, P2.4 is set to output, P2.5 is set to input.



# 6.10.5 Port P3, P3.0 to P3.3, Input/Output With Schmitt Trigger



Note: x = 0,1,2,3

Table 6-15. Port P3 (P3.0 to P3.3) Pin Functions

| PIN NAME (P3.x)       | х | FUNCTION                 |            | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |  |
|-----------------------|---|--------------------------|------------|-------------------------------------------|--|
|                       |   |                          | P3DIR.x    | P3SEL.x                                   |  |
| P3.0/UCB0STE          | 0 | P3.0 (I/O)               | I: 0; O: 1 | 0                                         |  |
|                       |   | UCB0STE (2)              | X          | 1                                         |  |
| P3.1/UCB0SIMO/UCB0SDA | 1 | P3.1 (I/O)               | I: 0; O: 1 | 0                                         |  |
|                       |   | UCB0SIMO/UCB0SDA (2) (3) | X          | 1                                         |  |
| P3.2/UCB0SOMI/UCB0SCL | 2 | P3.2 (I/O)               | I: 0; O: 1 | 0                                         |  |
|                       |   | UCB0SOMI/UCB0SCL (2) (3) | X          | 1                                         |  |
| P3.3/UCB0CLK          | 3 | P3.3 (I/O)               | I: 0; O: 1 | 0                                         |  |
|                       |   | UCB0CLK (2)              | Х          | 1                                         |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> The pin direction is controlled by the USCI module.

<sup>(3)</sup> If the I<sup>2</sup>C functionality is selected the output drives only the logical 0 to V<sub>SS</sub> level.

# 6.10.6 Port P3, P3.4 to P3.7, Input/Output With Schmitt Trigger



Note: x = 4,5,6,7

Table 6-16. Port P3 (P3.4 to P3.7) Pin Functions

| PIN NAME (P3.x) | x | FUNCTION                          | CONTROL BITS OR SIGNALS |         |
|-----------------|---|-----------------------------------|-------------------------|---------|
|                 |   |                                   | P3DIR.x                 | P3SEL.x |
| P3.4/TB3        | 4 | P3.4 (I/O)                        | I: 0; O: 1              | 0       |
|                 |   | Timer_B7.CCl3A and Timer_B7.CCl3B | 0                       | 1       |
|                 |   | Timer_B7.TB3 <sup>(1)</sup>       | 1                       | 1       |
| P3.5/TB4        | 5 | P3.5 (I/O)                        | I: 0; O: 1              | 0       |
|                 |   | Timer_B7.CCl4A and Timer_B7.CCl4B | 0                       | 1       |
|                 |   | Timer_B7.TB4 <sup>(1)</sup>       | 1                       | 1       |
| P3.6/TB5        | 6 | P3.6 (I/O)                        | I: 0; O: 1              | 0       |
|                 |   | Timer_B7.CCl5A and Timer_B7.CCl5B | 0                       | 1       |
|                 |   | Timer_B7.TB5 <sup>(1)</sup>       | 1                       | 1       |
| P3.7/TB6        | 7 | P3.7 (I/O)                        | l: 0; O: 1              | 0       |
|                 |   | Timer_B7.CCl6A and Timer_B7.CCl6B | 0                       | 1       |
|                 |   | Timer_B7.TB6 <sup>(1)</sup>       | 1                       | 1       |

<sup>(1)</sup> Setting TBOUTH causes all Timer\_B outputs to be set to high impedance.



# 6.10.7 Port P4, P4.0 to P4.1, Input/Output With Schmitt Trigger



Note: x = 0,1

Table 6-17. Port P4 (P4.0 to P4.1) Pin Functions

| PIN NAME (P4.x) | x | FUNCTION         |            | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |  |  |
|-----------------|---|------------------|------------|-------------------------------------------|--|--|
| , ,             |   |                  | P4DIR.x    | P4SEL.x                                   |  |  |
| P4.0/UTXD1      | 0 | P4.0 (I/O)       | I: 0; O: 1 | 0                                         |  |  |
|                 |   | USART1.UTXD1 (2) | Х          | 1                                         |  |  |
| P4.1/URXD1      | 1 | P4.1 (I/O)       | I: 0; O: 1 | 0                                         |  |  |
|                 |   | USART1.URXD1 (2) | Х          | 1                                         |  |  |

<sup>1)</sup> X = don't care

<sup>(2)</sup> When in USART1 mode, P4.0 is set to output, P4.1 is set to input.



### 6.10.8 Port P4, P4.2 to P4.7, Input/Output With Schmitt Trigger



Note : x = 2,3,4,5,6,7

y = 34,35,36,37,38,39

Table 6-18. Port P4 (P4.2 to P4.5) Pin Functions

| DIN NAME (D4)   |   | FUNCTION         | CONTRO     | L BITS OR SIG | SNALS <sup>(1)</sup> |
|-----------------|---|------------------|------------|---------------|----------------------|
| PIN NAME (P4.x) | X | FUNCTION         | P4DIR.x    | P4SEL.x       | LCDS36               |
|                 |   | P4.2 (I/O)       | I: 0; O: 1 | 0             | 0                    |
| P4.2/STE1/S39 2 | 2 | USART1.STE1      | Х          | 1             | 0                    |
|                 |   | S39              | Х          | Х             | 1                    |
| P4.3/SIMO/S38   |   | P4.3 (I/O)       | I: 0; O: 1 | 0             | 0                    |
|                 | 3 | USART1.SIMO1 (2) | Х          | 1             | 0                    |
|                 |   | S38              | Х          | Х             | 1                    |
|                 |   | P4.4 (I/O)       | I: 0; O: 1 | 0             | 0                    |
| P4.4/SOMI/S37   | 4 | USART1.SOMI1 (2) | Х          | 1             | 0                    |
|                 |   | S37              | Х          | Х             | 1                    |
|                 |   | P4.5 (I/O)       | I: 0; O: 1 | 0             | 0                    |
| P4.5/SOMI/S36   | 5 | USART1.UCLK1 (2) | Х          | 1             | 0                    |
|                 |   | S36              | Х          | Х             | 1                    |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> The pin direction is controlled by the USART1 module.



### Table 6-19. Port P4 (P4.6 and P4.7) Pin Functions

| PIN NAME (P4.x)  |   | FUNCTION            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|------------------|---|---------------------|----------------------------------------|---------|--------|--|
| PIN NAME (P4.X)  | Х | FUNCTION            | P4DIR.x                                | P4SEL.x | LCDS32 |  |
|                  |   | P4.6 (I/O)          | I: 0; O: 1                             | 0       | 0      |  |
| P4.6/UCA0TXD/S35 | 6 | USCI_A0.UCA0TXD (2) | Х                                      | 1       | 0      |  |
|                  |   | S35                 | Х                                      | Х       | 1      |  |
|                  |   | P4.7 (I/O)          | I: 0; O: 1                             | 0       | 0      |  |
| P4.7/UCA0RXD/S34 | 7 | USCI_A0.UCA0RXD (2) | Х                                      | 1       | 0      |  |
|                  |   | S34                 | Х                                      | Х       | 1      |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> When in USCI mode, P4.6 is set to output, P4.7 is set to input.



# 6.10.9 Port P5, P5.0, Input/Output With Schmitt Trigger



Table 6-20. Port P5 (P5.0) Pin Functions

|                   |   |                    | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |       |                          |       |  |
|-------------------|---|--------------------|----------------------------------------|---------|-------|--------------------------|-------|--|
| PIN NAME (P5.x)   | x | FUNCTION           | P5DIR.x                                | P5SEL.x | INCHx | OAPx (OA1)<br>OANx (OA1) | LCDS0 |  |
| P5.0/S1/A13/OA1I1 | 0 | P5.0 (I/O)         | I: 0; O: 1                             | 0       | Х     | Х                        | 0     |  |
|                   |   | OAI11              | 0                                      | X       | Х     | 1                        | 0     |  |
|                   |   | A13 <sup>(2)</sup> | X                                      | 1       | 13    | X                        | X     |  |
|                   |   | S1 enabled         | X                                      | 0       | Х     | Х                        | 1     |  |
|                   |   | S1 disabled        | X                                      | 1       | Х     | Х                        | 1     |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P5SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.10 Port P5, P5.1, Input/Output With Schmitt Trigger





### Table 6-21. Port P5 (P5.1) Pin Functions

| PIN NAME (P5.x)  | · · | FUNCTION            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |       |            |             |       |  |
|------------------|-----|---------------------|----------------------------------------|---------|-------|------------|-------------|-------|--|
| FIN NAME (F3.X)  | х   | FUNCTION            | P5DIR.x                                | P5SEL.x | INCHx | DAC12.10PS | DAC12.1AMPx | LCDS0 |  |
| P5.1/S0/A12/DAC1 | 1   | P5.1 (I/O)          | I: 0; O: 1                             | 0       | X     | 0          | Х           | 0     |  |
|                  |     | DAC1 high impedance | Х                                      | Х       | Х     | 1          | 0           | Х     |  |
|                  |     | DVSS                | Х                                      | Х       | Х     | 1          | 1           | Х     |  |
|                  |     | DAC1 output         | Х                                      | Х       | Х     | 1          | >1          | Х     |  |
|                  |     | A12 <sup>(2)</sup>  | Х                                      | 1       | 12    | 0          | Х           | 0     |  |
|                  |     | S0 enabled          | Х                                      | 0       | Х     | 0          | Х           | 1     |  |
|                  |     | S0 disabled         | Х                                      | 1       | Х     | 0          | Х           | 1     |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P5SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.11 Port P5, P5.2 to P5.4, Input/Output With Schmitt Trigger



Note: x = 2,3,4

Table 6-22. Port P5 (P5.2 to P5.4) Pin Functions

| PIN NAME (P5.x) | x | FUNCTION   | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |         |  |
|-----------------|---|------------|-------------------------------------------|---------|--|
| , ,             |   |            | P5DIR.x                                   | P5SEL.x |  |
| P5.2/COM1       | 2 | P5.2 (I/O) | I: 0; O: 1                                | 0       |  |
|                 |   | COM1       | X                                         | 1       |  |
| P5.3/COM2       | 3 | P5.3 (I/O) | I: 0; O: 1                                | 0       |  |
|                 |   | COM2       | Х                                         | 1       |  |
| P5.4/COM3       | 4 | P5.4 (I/O) | I: 0; O: 1                                | 0       |  |
|                 |   | COM3       | X                                         | 1       |  |

<sup>(1)</sup> X = don't care



# 6.10.12 Port P5, P5.5 to P5.7, Input/Output With Schmitt Trigger



Note: x = 5,6,7

Table 6-23. Port P5 (P5.5 to P5.7) Pin Functions

| PIN NAME (P5.x) | х | FUNCTION          | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |         |  |
|-----------------|---|-------------------|-------------------------------------------|---------|--|
| , ,             |   |                   | P5DIR.x                                   | P5SEL.x |  |
| P5.5/R03        | 5 | P5.5 (I/O)        | I: 0; O: 1                                | 0       |  |
|                 |   | R03               | X                                         | 1       |  |
| P5.6/LCDREF/R13 | 6 | P5.6 (I/O)        | I: 0; O: 1                                | 0       |  |
|                 |   | R13 or LCDREF (2) | Х                                         | 1       |  |
| P5.7/R03        | 7 | P5.7 (I/O)        | I: 0; O: 1                                | 0       |  |
|                 |   | R03               | Х                                         | 1       |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> External reference for the LCD\_A charge pump is applied when VLCDREFx = 01. Otherwise R13 is selected.



### 6.10.13 Port P6, P6.0, P6.2, and P6.4, Input/Output With Schmitt Trigger



Table 6-24. Port P6 (P6.0, P6.2, and P6.4) Pin Functions

|                 |   |                   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |                          |                          |       |  |
|-----------------|---|-------------------|----------------------------------------|---------|--------------------------|--------------------------|-------|--|
| PIN NAME (P6.x) | x | FUNCTION          | P6DIR.x                                | P6SEL.x | OAPx (OA0)<br>OANx (OA0) | OAPx (OA1)<br>OANx (OA1) | INCHx |  |
| P6.0/A0/OA0I0   | 0 | P6.0 (I/O)        | I: 0; O: 1                             | 0       | Х                        | X                        | Х     |  |
|                 |   | OA010             | 0                                      | Х       | 0                        | X                        | Х     |  |
|                 |   | A0 <sup>(2)</sup> | Х                                      | 1       | Х                        | Х                        | 0     |  |
| P6.2/A2/OA0I1   | 2 | P6.2 (I/O)        | I: 0; O: 1                             | 0       | Х                        | X                        | Х     |  |
|                 |   | OA0I1             | 0                                      | Х       | 1                        | Х                        | Х     |  |
|                 |   | A2 <sup>(2)</sup> | Х                                      | 1       | Х                        | Х                        | 2     |  |
| P6.4/A4/OA1I0   | 4 | P6.4 (I/O)        | I: 0; O: 1                             | 0       | Х                        | X                        | Х     |  |
|                 |   | OA1I0             | 0                                      | Х       | Х                        | 0                        | Х     |  |
|                 |   | A4 <sup>(2)</sup> | Х                                      | 1       | Х                        | X                        | 4     |  |

<sup>1)</sup> X = don't care

<sup>(2)</sup> Setting the P6SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.14 Port P6, P6.1, P6.3, and P6.5 Input/Output With Schmitt Trigger



# = Signal from or to ADC12

Table 6-25. Port P6 (P6.1, P6.3, and P6.5) Pin Functions

| DIN NAME (DC v) |   | FUNCTION          |            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |        |       |       |  |  |
|-----------------|---|-------------------|------------|----------------------------------------|--------|-------|-------|--|--|
| PIN NAME (P6.x) | Х |                   | P6DIR.x    | P6SEL.x                                | OAADC1 | OAPMx | INCHx |  |  |
| P6.1/A1/OA0O    | 1 | P6.1 (I/O)        | I: 0; O: 1 | 0                                      | Х      | 0     | Х     |  |  |
|                 |   | OA0O (2)          | Х          | Х                                      | 1      | >0    | Х     |  |  |
|                 |   | A1 <sup>(3)</sup> | Х          | 1                                      | Х      | 0     | 1     |  |  |
| P6.3/A3/OA1O    | 3 | P6.3 (I/O)        | I: 0; O: 1 | 0                                      | Х      | 0     | Х     |  |  |
|                 |   | OA10 (2)          | Х          | Х                                      | 1      | >0    | Х     |  |  |
|                 |   | A3 <sup>(3)</sup> | Х          | 1                                      | Х      | 0     | 3     |  |  |
| P6.5/A5/OA2O    | 5 | P6.5 (I/O)        | I: 0; O: 1 | 0                                      | Х      | 0     | Х     |  |  |
|                 |   | OA2O (2)          | Х          | Х                                      | 1      | >0    | Х     |  |  |
|                 |   | A5 <sup>(3)</sup> | X          | 1                                      | Х      | 0     | 5     |  |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the OAADC1 bit or setting OAFCx = 00 will cause the operational amplifier to be present at the pin as well as internally connected to the corresponding ADC12 input.

<sup>(3)</sup> Setting the P6SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.15 Port P6, P6.6, Input/Output With Schmitt Trigger





### Table 6-26. Port P6 (P6.6) Pin Functions

|                    |   |                     | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |       |            |             |                          |  |
|--------------------|---|---------------------|----------------------------------------|---------|-------|------------|-------------|--------------------------|--|
| PIN NAME (P6.x)    | x | FUNCTION            | P6DIR.x                                | P6SEL.x | INCHx | DAC12.0OPS | DAC12.0AMPx | OAPx (OA2)<br>OANx (OA2) |  |
| P6.6/A6/DAC0/OA2I0 | 6 | P6.6 (I/O)          | I: 0; O: 1                             | 0       | Х     | 1          | Х           | Х                        |  |
|                    |   | DAC0 high impedance | Х                                      | Х       | Х     | 0          | 0           | Х                        |  |
|                    |   | DVSS                | Х                                      | Х       | Х     | 0          | 1           | Х                        |  |
|                    |   | DAC0 output         | Х                                      | Х       | Х     | 0          | >1          | Х                        |  |
|                    |   | A6 <sup>(2)</sup>   | Х                                      | 1       | 6     | Х          | Х           | Х                        |  |
|                    |   | OA2I0               | 0                                      | Х       | 0     | Х          | Х           | 0                        |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P6SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.16 Port P6, P6.7, Input/Output With Schmitt Trigger





### Table 6-27. Port P6 (P6.7) Pin Functions

| PIN NAME (P6.x)    |   | FUNCTION            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |       |            |             |  |
|--------------------|---|---------------------|----------------------------------------|---------|-------|------------|-------------|--|
| THE NAME (1 6.X)   | Х | FUNCTION            | P6DIR.x                                | P6SEL.x | INCHx | DAC12.10PS | DAC12.1AMPx |  |
| P6.7/A7/DAC1/SVSIN | 7 | P6.7 (I/O)          | I: 0; O: 1                             | 0       | Х     | 1          | X           |  |
|                    |   | DAC1 high impedance | Х                                      | Х       | Х     | 0          | 0           |  |
|                    |   | DVSS                | Х                                      | Х       | Χ     | 0          | 1           |  |
|                    |   | DAC1 output         | Х                                      | Х       | Х     | 0          | >1          |  |
|                    |   | A7 <sup>(2)</sup>   | Х                                      | 1       | 7     | Х          | Х           |  |
|                    |   | SVSIN (2)           | 0                                      | 1       | 0     | 1          | Х           |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P6SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.17 Port P7, P7.0 to P7.3, Input/Output With Schmitt Trigger



Note: x = 0, 1, 2, 3y = 30, 31, 32, 33



### Table 6-28. Port P7 (P7.0 and P7.1) Pin Functions

| PIN NAME (P7.x)   |   | FUNCTION             | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-------------------|---|----------------------|----------------------------------------|---------|--------|--|
| PIN NAME (P7.X)   | × | FUNCTION             | P7DIR.x                                | P7SEL.x | LCDS32 |  |
| P7.0/UCA0STE/S33  | 0 | P7.0 (I/O)           | I: 0; O: 1                             | 0       | 0      |  |
|                   |   | USCI_A0.UCA0STE (2)  | Х                                      | 1       | 0      |  |
|                   |   | S33 <sup>(1)</sup>   | Х                                      | Х       | 1      |  |
| P7.1/UCA0SIMO/S32 | 1 | P7.1 (I/O)           | I: 0; O: 1                             | 0       | 0      |  |
|                   |   | USCI_A0.UCA0SIMO (2) | Х                                      | 1       | 0      |  |
|                   |   | S32                  | Х                                      | Х       | 1      |  |

<sup>(1)</sup> X = don't care

# Table 6-29. Port P7 (P7.2 and P7.3) Pin Functions

| DIN NAME (D7 v)   | x | FUNCTION             | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-------------------|---|----------------------|----------------------------------------|---------|--------|--|
| PIN NAME (P7.x)   |   | FUNCTION             | P7DIR.x                                | P7SEL.x | LCDS28 |  |
| P7.2/UCA0SOMI/S31 | 2 | P7.2 (I/O)           | I: 0; O: 1                             | 0       | 0      |  |
|                   |   | USCI_A0.UCA0SOMI (2) | X                                      | 1       | 0      |  |
|                   |   | S31                  | Х                                      | Х       | 1      |  |
| P7.3/UCA0CLK/S30  | 3 | P7.3 (I/O)           | I: 0; O: 1                             | 0       | 0      |  |
|                   |   | USCI_A0.UCA0CLK (2)  | X                                      | 1       | 0      |  |
|                   |   | S30                  | Х                                      | Х       | 1      |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> The pin direction is controlled by the USCI module.

<sup>(2)</sup> The pin direction is controlled by the USCI module.



# 6.10.18 Port P7, P7.4 to P7.7, Input/Output With Schmitt Trigger



Note: x = 4, 5, 6, 7y = 26, 27, 28, 29

Table 6-30. Port P7 (P7.4 and P7.5) Pin Functions

| DIN NAME (DZ v) | x | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P7.x) |   |            | P7DIR.x                                | P7SEL.x | LCDS28 |  |
| P7.4/S29        | 4 | P7.4 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S29        | Х                                      | Х       | 1      |  |
| P7.5/S28        | 5 | P7.5 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S28        | Х                                      | Х       | 1      |  |

(1) X = don't care

Table 6-31. Port P7 (P7.6 and P7.7) Pin Functions

| DINI NAME (DZ v) | x | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|------------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P7.x)  |   |            | P7DIR.x                                | P7SEL.x | LCDS24 |  |
| P7.6/S27         | 6 | P7.6 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                  |   | S27        | Х                                      | Х       | 1      |  |
| P7.7/S26         | 7 | P7.7 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                  |   | S26        | Х                                      | Х       | 1      |  |

(1) X = don't care



### 6.10.19 Port P8, P8.0 to P8.7, Input/Output With Schmitt Trigger



Table 6-32. Port P8 (P8.0 and P8.1) Pin Functions

| DIN NAME (DO v) | х | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P8.x) |   |            | P8DIR.x                                | P8SEL.x | LCDS16 |  |
| P8.0/S18        | 0 | P8.0 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S18        | X                                      | X       | 1      |  |
| P8.1/S19        | 0 | P8.0 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S19        | Х                                      | Х       | 1      |  |

<sup>(1)</sup> X = don't care

Table 6-33. Port P8 (P8.2 to P8.5) Pin Functions

| DIN NAME (DO v) |   | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P8.x) | Х | FUNCTION   | P8DIR.x                                | P8SEL.x | LCDS20 |  |
| P8.2/S20        | 2 | P8.2 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S20        | X                                      | X       | 1      |  |
| P8.3/S21        | 3 | P8.3 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S21        | X                                      | X       | 1      |  |
| P8.4/S22        | 4 | P8.4 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S22        | X                                      | X       | 1      |  |
| P8.5/S23        | 5 | P8.5 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S23        | X                                      | X       | 1      |  |

<sup>(1)</sup> X = don't care



# Table 6-34. Port P8 (P8.6 and P8.7) Pin Functions

| DIN NAME (DO v) | х | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P8.x) |   |            | P8DIR.x                                | P8SEL.x | LCDS24 |  |
| P8.6/S24        | 6 | P8.6 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S24        | Х                                      | Х       | 1      |  |
| P8.7/S25        | 7 | P8.7 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S25        | Х                                      | Х       | 1      |  |

<sup>(1)</sup> X = don't care



### 6.10.20 Port P9, P9.0 to P9.7, Input/Output With Schmitt Trigger



Note: x = 0,1,2,3,4,5,6,7

y = 17,16,15,14,13,12,11,10

Table 6-35. Port P9 (P9.0 and P9.1) Pin Functions

| DINI NIAME (DO) | х | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |        |  |
|-----------------|---|------------|----------------------------------------|---------|--------|--|
| PIN NAME (P9.x) |   |            | P9DIR.x                                | P9SEL.x | LCDS16 |  |
| P9.0/S17        | 0 | P9.0 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S17        | X                                      | X       | 1      |  |
| P9.1/S16        | 1 | P9.1 (I/O) | I: 0; O: 1                             | 0       | 0      |  |
|                 |   | S16        | X                                      | Х       | 1      |  |

(1) X = don't care

Table 6-36. Port P9 (P9.2 to P9.5) Pin Functions

| DIN NAME (DO)   |   | FUNCTION   | CONTR      | CONTROL BITS OR SIGNALS <sup>(1)</sup> |        |  |  |
|-----------------|---|------------|------------|----------------------------------------|--------|--|--|
| PIN NAME (P9.x) | X | FUNCTION   | P9DIR.x    | P9SEL.x                                | LCDS12 |  |  |
| P9.2/S15        | 2 | P9.2 (I/O) | I: 0; O: 1 | 0                                      | 0      |  |  |
|                 |   | S15        | X          | Х                                      | 1      |  |  |
| P9.3/S14        | 3 | P9.3 (I/O) | I: 0; O: 1 | 0                                      | 0      |  |  |
|                 |   | S14        | X          | Х                                      | 1      |  |  |
| P9.4/S13        | 4 | P9.4 (I/O) | I: 0; O: 1 | 0                                      | 0      |  |  |
|                 |   | S13        | X          | Х                                      | 1      |  |  |
| P9.5/S12        | 5 | P9.5 (I/O) | I: 0; O: 1 | 0                                      | 0      |  |  |
|                 |   | S12        | X          | Х                                      | 1      |  |  |

(1) X = don't care



# Table 6-37. Port P9 (P9.6 and P9.7) Pin Functions

| DIN NAME (DO v | x | FUNCTION   | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |       |  |
|----------------|---|------------|----------------------------------------|---------|-------|--|
| PIN NAME (P9.x |   |            | P9DIR.x                                | P9SEL.x | LCDS8 |  |
| P9.6/S11       | 6 | P9.6 (I/O) | I: 0; O: 1                             | 0       | 0     |  |
|                |   | S11        | Х                                      | Х       | 1     |  |
| P9.7/S10       | 7 | P9.7 (I/O) | I: 0; O: 1                             | 0       | 0     |  |
|                |   | S10        | Х                                      | Х       | 1     |  |

<sup>(1)</sup> X = don't care



### 6.10.21 Port P10, P10.0 to P10.5, Input/Output With Schmitt Trigger



y = 9,8,7,6,5,4

Table 6-38. Port P10 (P10.0 and P10.1) Pin Functions

| DIN NAME (D40 v) | х | FUNCTION    | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |       |  |
|------------------|---|-------------|----------------------------------------|----------|-------|--|
| PIN NAME (P10.x) |   | FUNCTION    | P10DIR.x                               | P10SEL.x | LCDS8 |  |
| P10.0/S9         | 0 | P10.0 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S9          | X                                      | X        | 1     |  |
| P10.1/S8         | 1 | P10.1 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S8          | Х                                      | Х        | 1     |  |

(1) X = don't care

Table 6-39. Port P10 (P10.2 to P10.5) Pin Functions

| DINI NIAME (D40) |   | FUNCTION    | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |       |  |
|------------------|---|-------------|----------------------------------------|----------|-------|--|
| PIN NAME (P10.x) | X | FUNCTION    | P10DIR.x                               | P10SEL.x | LCDS4 |  |
| P10.2/S7         | 2 | P10.2 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S7          | X                                      | X        | 1     |  |
| P10.3/S6         | 3 | P10.3 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S6          | X                                      | X        | 1     |  |
| P10.4/S5         | 4 | P10.4 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S5          | Х                                      | Х        | 1     |  |
| P10.5/S4         | 5 | P10.5 (I/O) | I: 0; O: 1                             | 0        | 0     |  |
|                  |   | S4          | Х                                      | X        | 1     |  |

(1) X = don't care

MSP430CG4618 MSP430CG4617 MSP430CG4616



# 6.10.22 Port P10, P10.6, Input/Output With Schmitt Trigger



Table 6-40. Port P10 (P10.6) Pin Functions

| PIN NAME (P10.x) |   | FUNCTION           | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |       |       |  |
|------------------|---|--------------------|----------------------------------------|----------|-------|-------|--|
|                  | Х |                    | P10DIR.x                               | P10SEL.x | INCHx | LCDS0 |  |
| P10.6/S3/A15     |   | P5.0 (I/O)         | I: 0; O: 1                             | 0        | Х     | 0     |  |
|                  |   | A15 <sup>(2)</sup> | Х                                      | 1        | 15    | 0     |  |
|                  | 6 | S3 enabled         | Х                                      | 0        | X     | 1     |  |
|                  |   | S3 disabled        | Х                                      | 1        | Х     | 1     |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P10SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



### 6.10.23 Port P10, P10.7, Input/Output With Schmitt Trigger



Table 6-41. Port P10 (P10.7) Pin Functions

|                    |   |                    | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |       |                          |       |  |  |  |  |
|--------------------|---|--------------------|----------------------------------------|----------|-------|--------------------------|-------|--|--|--|--|
| PIN NAME (P10.x)   | х | FUNCTION           | P10DIR.x                               | P10SEL.x | INCHx | OAPx (OA1)<br>OANx (OA1) | LCDS0 |  |  |  |  |
| P10.7/S2/A14/OA2I1 | 7 | P10.7(I/O)         | I: 0; O: 1                             | 0        | Х     | X                        | 0     |  |  |  |  |
|                    |   | A14 <sup>(2)</sup> | Х                                      | 1        | 14    | X                        | 0     |  |  |  |  |
|                    |   | OA2I1 (2)          | 0                                      | X        | Х     | 1                        | 0     |  |  |  |  |
|                    |   | S2 enabled         | Х                                      | 0        | X     | X                        | 1     |  |  |  |  |
|                    |   | S2 disabled        | X                                      | 1        | X     | X                        | 1     |  |  |  |  |

<sup>(1)</sup> X = don't care

<sup>(2)</sup> Setting the P10SEL.x bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# 6.10.24 Ve<sub>REF+</sub>/DAC0



<sup>#</sup> If the reference of DAC0 is taken from pin Ve REF+ /DAC0 , unpredictable voltage levels will be on pin. In this situation, the DAC0 output is fed back to its own reference input.



# 6.10.25 JTAG Pins TMS, TCK, TDI/TCLK, TDO/TDI, Input/Output With Schmitt Trigger or Output





#### 6.10.26 JTAG Fuse Check Mode

Devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current ( $I_{(TF)}$ ) of 1 mA at 3 V can flow from the TDI/TCLK pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current only flows when the fuse check mode is active and the TMS pin is in a low state (see Figure 6-1). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition). The JTAG pins are terminated internally and therefore do not require external termination.



Figure 6-1. Fuse Check Mode Current



# 7 Device and Documentation Support

#### 7.1 Device Support

### 7.1.1 Getting Started and Next Steps

For more information on the MSP430F4x family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

### 7.1.2 Development Tools Support

All MSP430<sup>™</sup> microcontrollers are supported by a wide variety of software and hardware development tools. Tools are available from TI and various third parties. See them all at www.ti.com/msp430tools.

#### 7.1.2.1 Hardware Features

See the Composer Studio for MSP430 User's Guide (SLAU157) for details on the available features.

| MSP430<br>Architecture | 4-Wire<br>JTAG | 2-Wire<br>JTAG | Break-<br>points<br>(N) | Range<br>Break-<br>points | Clock<br>Control | State<br>Sequencer | Trace<br>Buffer | LPMx.5<br>Debugging<br>Support |
|------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|
| MSP430                 | Yes            | No             | 2                       | No                        | Yes              | No                 | No              | No                             |

#### 7.1.2.2 Recommended Hardware Options

#### 7.1.2.2.1 Target Socket Boards

The target socket boards allow easy programming and debugging of the device using JTAG. They also feature header pin outs for prototyping. Target socket boards are orderable individually or as a kit with the JTAG programmer and debugger included. The following table shows the compatible target boards and the supported packages.

| Package           | Target Board and Programmer Bundle | Target Board Only |
|-------------------|------------------------------------|-------------------|
| 100-pin LQFP (PZ) | MSP-FET430U100                     | MSP-TS430PZ100    |

#### 7.1.2.2.2 Experimenter Boards

Experimenter Boards and Evaluation kits are available for some MSP430 devices. These kits feature additional hardware components and connectivity for full system evaluation and prototyping. See <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a> for details.

#### 7.1.2.2.3 Debugging and Programming Tools

Hardware programming and debugging tools are available from TI and from its third party suppliers. See the full list of available tools at <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a>.

### 7.1.2.2.4 Production Programmers

The production programmers expedite loading firmware to devices by programming several devices simultaneously.

| Part Number | PC Port        | Features                                                            | Provider          |
|-------------|----------------|---------------------------------------------------------------------|-------------------|
| MSP-GANG    | Serial and USB | Program up to eight devices at a time. Works with PC or standalone. | Texas Instruments |

#### 7.1.2.3 Recommended Software Options

#### 7.1.2.3.1 Integrated Development Environments

Software development tools are available from TI or from third parties. Open source solutions are also available.

This device is supported by Code Composer Studio™ IDE (CCS).



#### 7.1.2.3.2 MSP430Ware

MSP430Ware is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 design resources, MSP430Ware also includes a high-level API called MSP430 Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware is available as a component of CCS or as a standalone package.

### 7.1.2.3.3 Command-Line Programmer

MSP430 Flasher is an open-source shell-based interface for programming MSP430 microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP430 Flasher can be used to download binary files (.txt or .hex) files directly to the MSP430 microcontroller without the need for an IDE.

#### 7.1.3 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

XMS devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 7-1 provides a legend for reading the complete device name.





| Processor Family  MCU Platform | CC = Embedded RF Radio MSP = Mixed-Signal Processor XMS = Experimental Silicon PMS = Prototype Device 430 = MSP430 low-power microcontroller platform |                                                                                                                                                                    |  |  |  |  |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Device Type                    | Memory Type C = ROM F = Flash FR = FRAM G = Flash L = No nonvolatile memory                                                                           | Specialized Application AFE = Analog front end BQ = Contactless power CG = ROM medical FE = Flash energy meter FG = Flash medical FW = Flash electronic flow meter |  |  |  |  |  |
| Series                         | 1 = Up to 8 MHz<br>2 = Up to 16 MHz<br>3 = Legacy<br>4 = Up to 16 MHz with LCD driver                                                                 | 5 = Up to 25 MHz<br>6 = Up to 25 MHz with LCD driver<br>0 = Low-voltage series                                                                                     |  |  |  |  |  |
| Feature Set                    | Various levels of integration within a                                                                                                                | series                                                                                                                                                             |  |  |  |  |  |
| Optional: Revision             | Updated version of the base part nu                                                                                                                   | ımber                                                                                                                                                              |  |  |  |  |  |
| Optional: Temperature Range    | S = 0°C to 50°C<br>C = 0°C to 70°C<br>I = -40°C to 85°C<br>T = -40°C to 105°C                                                                         |                                                                                                                                                                    |  |  |  |  |  |
| Packaging                      | http://www.ti.com/packaging                                                                                                                           |                                                                                                                                                                    |  |  |  |  |  |
| Optional: Tape and Reel        | T = Small reel R = Large reel No markings = Tube or tray                                                                                              |                                                                                                                                                                    |  |  |  |  |  |
| Optional: Additional Features  | -EP = Enhanced product (-40°C to<br>-HT = Extreme temperature parts (-<br>-Q1 = Automotive Q100 qualified                                             |                                                                                                                                                                    |  |  |  |  |  |

Figure 7-1. Device Nomenclature



# 7.2 Documentation Support

The following documents describe the MSP430FG461x and MSP430CG461x devices. Copies of these documents are available on the Internet at www.ti.com.

| SLAU056 | <b>MSP430F4xx Family User's Guide.</b> Detailed information on the modules and peripherals available in this device family.                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| SLAZ369 | <b>MSP430FG4619 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ368 | <b>MSP430FG4618 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ367 | <b>MSP430FG4617 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ366 | <b>MSP430FG4616 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ123 | <b>MSP430CG4619 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ122 | <b>MSP430CG4618 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ121 | <b>MSP430CG4617 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |
| SLAZ120 | <b>MSP430CG4616 Device Erratasheet.</b> Describes the known exceptions to the functional specifications for all silicon revisions of the device. |

### 7.3 Related Links

Table 7-1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 7-1. Related Links

| PARTS        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------------|----------------|--------------|---------------------|---------------------|---------------------|
| MSP430FG4619 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430FG4618 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430FG4617 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430FG4616 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430CG4619 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430CG4618 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430CG4617 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430CG4616 | Click here     | Click here   | Click here          | Click here          | Click here          |



### 7.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 7.5 Trademarks

MSP430, MicroStar Junior, Code Composer Studio, E2E are trademarks of Texas Instruments.

### 7.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.7 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

#### 7.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



......

# 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 31-Mar-2021

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| MSP430FG4616IPZ   | ACTIVE     | LQFP         | PZ                 | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4616              | Samples |
| MSP430FG4616IPZR  | ACTIVE     | LQFP         | PZ                 | 100  | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4616              | Samples |
| MSP430FG4616IZCA  | ACTIVE     | NFBGA        | ZCA                | 113  | 260            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4616                  | Samples |
| MSP430FG4616IZCAR | ACTIVE     | NFBGA        | ZCA                | 113  | 2500           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4616                  | Samples |
| MSP430FG4617IPZ   | ACTIVE     | LQFP         | PZ                 | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4617              | Samples |
| MSP430FG4617IZCAR | ACTIVE     | NFBGA        | ZCA                | 113  | 2500           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4617                  | Samples |
| MSP430FG4618IPZ   | ACTIVE     | LQFP         | PZ                 | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4618              | Samples |
| MSP430FG4618IPZR  | ACTIVE     | LQFP         | PZ                 | 100  | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4618              | Samples |
| MSP430FG4618IZCA  | ACTIVE     | NFBGA        | ZCA                | 113  | 260            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4618                  | Samples |
| MSP430FG4618IZCAR | ACTIVE     | NFBGA        | ZCA                | 113  | 2500           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4618                  | Samples |
| MSP430FG4618IZCAT | ACTIVE     | NFBGA        | ZCA                | 113  | 250            | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4618                  | Samples |
| MSP430FG4619IPZ   | ACTIVE     | LQFP         | PZ                 | 100  | 90             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4619<br>REV #     | Samples |
| MSP430FG4619IPZR  | ACTIVE     | LQFP         | PZ                 | 100  | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | M430FG4619              | Samples |
| MSP430FG4619IZCAR | ACTIVE     | NFBGA        | ZCA                | 113  | 2500           | RoHS & Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 85    | FG4619                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# PACKAGE OPTION ADDENDUM

www.ti.com 31-Mar-2021

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Mar-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430FG4616IPZR  | LQFP            | PZ                 | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FG4616IZCAR | NFBGA           | ZCA                | 113 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430FG4617IZCAR | NFBGA           | ZCA                | 113 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430FG4618IPZR  | LQFP            | PZ                 | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FG4618IZCAR | NFBGA           | ZCA                | 113 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430FG4618IZCAT | NFBGA           | ZCA                | 113 | 250  | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430FG4619IPZR  | LQFP            | PZ                 | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430FG4619IZCAR | NFBGA           | ZCA                | 113 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |

www.ti.com 31-Mar-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430FG4616IPZR  | LQFP         | PZ              | 100  | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FG4616IZCAR | NFBGA        | ZCA             | 113  | 2500 | 341.0       | 336.6      | 31.8        |
| MSP430FG4617IZCAR | NFBGA        | ZCA             | 113  | 2500 | 341.0       | 336.6      | 31.8        |
| MSP430FG4618IPZR  | LQFP         | PZ              | 100  | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FG4618IZCAR | NFBGA        | ZCA             | 113  | 2500 | 341.0       | 336.6      | 31.8        |
| MSP430FG4618IZCAT | NFBGA        | ZCA             | 113  | 250  | 341.0       | 336.6      | 31.8        |
| MSP430FG4619IPZR  | LQFP         | PZ              | 100  | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430FG4619IZCAR | NFBGA        | ZCA             | 113  | 2500 | 341.0       | 336.6      | 31.8        |

PLASTIC BALL GRID ARRAY



NOTES:

NanoFree is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.



PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature number SNVA009 (www.ti.com/lit/snva009).



PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# PZ (S-PQFP-G100)

### PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

# PZ (S-PQFP-G100)

# PLASTIC QUAD FLAT PACK



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated